捷多邦,专业PCB打样工厂,24小时加急出货

## SN54GTL16612, SN74GTL16612 18-BIT LVTTL-TO-GTL/GTL+ UNIVERSAL BUS TRANSCEIVERS

SCBS480K-JUNE 1994-REVISED JULY 2005

#### **FEATURES**

www.ti.com

- Members of Texas Instruments Widebus™
  Family
- UBT<sup>™</sup> Transceivers Combine D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, or Clock-Enabled Modes
- OEC<sup>™</sup> Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
- Translate Between GTL/GTL+ Signal Levels and LVTTL Logic Levels
- Support Mixed-Mode (3.3 V and 5 V) Signal Operation on A-Port and Control Inputs
- Identical to '16601 Function
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors on A Port
- Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise
- Latch-Up Performance Exceeds 500 mA Per JESD 17

SN54GTL16612... WD PACKAGE SN74GTL16612... DGG OR DL PACKAGE (TOP VIEW)



## DESCRIPTION/ORDERING INFORMATION

The 'GTL16612 devices are 18-bit UBT™ transceivers that provide LVTTL-to-GTL/GTL+ and GTL/GTL+-to-LVTTL signal-level translation. They combine D-type flip-flops and D-type latches to allow for transparent, latched, clocked, and clock-enabled modes of data transfer identical to the '16601 function. The devices provide an interface between cards operating at LVTTL logic levels and a backplane operating at GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing (<1 V), reduced input threshold levels, and OEC™ circuitry.

The user has the flexibility of using these devices at either GTL ( $V_{TT}$  = 1.2 V and  $V_{REF}$  = 0.8 V) or the preferred higher noise margin GTL+ ( $V_{TT}$  = 1.5 V and  $V_{REF}$  = 1 V) signal levels. GTL+ is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V tolerant.  $V_{REF}$  is the reference input voltage for the B port.

V<sub>CC</sub> (5 V) supplies the internal and GTL circuitry while V<sub>CC</sub> (3.3 V) supplies the LVTTL output buffers.

PPPlease be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS

SCBS480K-JUNE 1994-REVISED JULY 2005

## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

Data flow in each direction is controlled by output-enable ( $\overline{OEAB}$  and  $\overline{OEBA}$ ), latch-enable(LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable ( $\overline{CEAB}$  and  $\overline{CEBA}$ ) inputs. For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if  $\overline{CEAB}$  is low and CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB if  $\overline{CEAB}$  also is low. When  $\overline{OEAB}$  is low, the outputs are active. When  $\overline{OEAB}$  is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that for A to B, but uses  $\overline{OEBA}$ , LEBA, CLKBA, and  $\overline{CEBA}$ .

These devices are fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKA       | 3E <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------|-------------------|-----------------------|------------------|
|                | SSOP – DL   | Tube              | SN74GTL16612DL        | CTI 16610        |
| –40°C to 85°C  | 330P - DL   | Tape and reel     | SN74GTL16612DLR       | GTL16612         |
|                | TSSOP - DGG | Tape and reel     | SN74GTL16612DGGR      | GTL16612         |
| –55°C to 125°C | CFP – WD    | Tube              | SNJ54GTL16612WD       | SNJ54GTL16612WD  |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

### **FUNCTION TABLE**(1)

|      |      | INPUTS |            |   | OUTPUT                        | MODE                        |
|------|------|--------|------------|---|-------------------------------|-----------------------------|
| CEAB | OEAB | LEAB   | CLKAB      | Α | В                             | MODE                        |
| Х    | Н    | Х      | Х          | Х | Z                             | Isolation                   |
| L    | L    | L      | Н          | Χ | B <sub>0</sub> <sup>(2)</sup> | Latabad atoraga of A data   |
| L    | L    | L      | L          | Χ | B <sub>0</sub> <sup>(3)</sup> | Latched storage of A data   |
| Х    | L    | Н      | Χ          | L | L                             | Transparent                 |
| X    | L    | Н      | X          | Н | Н                             | Transparent                 |
| L    | L    | L      | <b>↑</b>   | L | L                             | Classical storage of A data |
| L    | L    | L      | $\uparrow$ | Н | Н                             | Clocked storage of A data   |
| Н    | L    | L      | Х          | Х | B <sub>0</sub> <sup>(3)</sup> | Clock inhibit               |

- (1) A-to-B data flow is shown. B-to-A data flow is similar, but uses OEBA, LEBA, CLKBA, and CEBA.
- (2) Output level before the indicated steady-state input conditions were established, provided that CLKAB was high before LEAB went low
- (3) Output level before the indicated steady-state input conditions were established



SCBS480K-JUNE 1994-REVISED JULY 2005

## LOGIC DIAGRAM (POSITIVE LOGIC)





SCBS480K-JUNE 1994-REVISED JULY 2005

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                        |                             | MIN  | MAX  | UNIT |  |
|------------------|------------------------------------------------------------------------|-----------------------------|------|------|------|--|
| V                | Cupply voltage range                                                   | 3.3 V                       | -0.5 | 4.6  | V    |  |
| V <sub>CC</sub>  | Supply voltage range                                                   | 5 V                         | -0.5 | 7    | V    |  |
| V                | Input voltage range(2)                                                 | A-port and control inputs   | -0.5 | 7    | V    |  |
| VI               | Input voltage range (2)                                                | B port and V <sub>REF</sub> | -0.5 | 4.6  | V    |  |
| V                | Valtage range applied to any output in the high or newer off state (2) | A port                      | -0.5 | 7    | V    |  |
| Vo               | Voltage range applied to any output in the high or power-off state (2) | B port                      | -0.5 | 4.6  | V    |  |
|                  | Current into any output in the law state                               | A port                      |      | 128  | mA   |  |
| IO               | Current into any output in the low state                               | B port                      |      | 80   | MA   |  |
| Io               | Current into any A-port output in the high state <sup>(3)</sup>        | <u> </u>                    |      | 64   | mA   |  |
|                  | Continuous current through each V <sub>CC</sub> or GND                 |                             |      | ±100 | mA   |  |
| I <sub>IK</sub>  | Input clamp current                                                    | V <sub>I</sub> < 0          |      | -50  | mA   |  |
| I <sub>OK</sub>  | Output clamp current                                                   | V <sub>O</sub> < 0          |      | -50  | mA   |  |
| 0                | Declare the world in a colonia (4)                                     | DGG package                 |      | 64   | 0000 |  |
| $\theta_{JA}$    | Package thermal impedance (4)                                          | DL package                  | 56   |      | °C/W |  |
| T <sub>stg</sub> | Storage temperature range                                              |                             | -65  | 150  | °C   |  |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# Recommended Operating Conditions (1)(2)(3)(4)

|                 |                           |               | SN54                     | GTL16                    | 612             | SN74                     | IGTL16612      |                        |      |
|-----------------|---------------------------|---------------|--------------------------|--------------------------|-----------------|--------------------------|----------------|------------------------|------|
|                 |                           |               | MIN                      | NOM                      | MAX             | MIN                      | NOM            | MAX                    | UNIT |
| .,              | 0                         | 3.3 V         | 3.15                     | 3.3                      | 3.45            | 3.15                     | 3.3            | 3.45                   | .,   |
| $V_{CC}$        | Supply voltage            | 5 V           | 4.75                     | 5                        | 5.25            | 4.75                     | 5              | 5.25                   | V    |
| .,              | Termination               | GTL           | 1.14                     | 1.2                      | 1.26            | 1.14                     | 1.2            | 1.26                   | V    |
| $V_{TT}$        | voltage                   | GTL+          | 1.35                     | 1.5                      | 1.65            | 1.35                     | 1.5            | 1.65                   | V    |
| .,              | Defenses sellens          | GTL           | 0.74                     | 0.8                      | 0.87            | 0.74                     | 0.8            | 0.87                   |      |
| $V_{REF}$       | REF Reference voltage     | GTL+          | 0.87                     | 1                        | 1.1             | 0.87                     | 1              | 1.1                    | V    |
| \/              | la most conlita ma        | B port        |                          |                          | V <sub>TT</sub> |                          |                | $V_{TT}$               | V    |
| V <sub>I</sub>  | Input voltage             | Except B port |                          |                          | 5.5             |                          |                | 5.5                    | V    |
| M               | High-level                | B port        | V <sub>REF</sub> + 50 mV |                          |                 | V <sub>REF</sub> + 50 mV |                |                        | V    |
| $V_{IH}$        | input voltage             | Except B port | 2                        |                          |                 | 2                        |                |                        | V    |
| .,              | Low-level                 | B port        |                          | V <sub>REF</sub> – 50 m\ |                 |                          | V <sub>R</sub> | <sub>REF</sub> – 50 mV | V    |
| $V_{IL}$        | input voltage             | Except B port |                          |                          | 0.8             |                          |                | 0.8                    | V    |
| I <sub>IK</sub> | Input clamp current       |               |                          |                          | -18             |                          |                | -18                    | mA   |
| I <sub>OH</sub> | High-level output current | A port        |                          |                          | -32             |                          |                | -32                    | mA   |
|                 | Low-level                 | A port        |                          |                          | 64              |                          |                | 64                     | A    |
| l <sub>OL</sub> | output current            | B port        |                          |                          | 40              |                          |                | 40                     | mA   |
| T <sub>A</sub>  | Operating free-air te     | emperature    | -55                      |                          | 125             | -40                      |                | 85                     | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. Normal connection sequence is GND first,  $V_{CC} = 5 \text{ V}$  second, and  $V_{CC} = 3.3 \text{ V}$ , I/O, control inputs,  $V_{TT}$  and  $V_{REF}$  (any order) last.

The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

This current flows only when the output is in the high state and  $V_O > V_{CC}$ .

The package thermal impedance is calculated in accordance with JESD 51-7.

V<sub>TT</sub> and R<sub>TT</sub> can be adjusted to accommodate backplane impedances if the dc recommended I<sub>OI</sub> ratings are not exceeded.

V<sub>REF</sub> can be adjusted to optimize noise margins, but normally is two-thirds V<sub>TT</sub>.



SCBS480K-JUNE 1994-REVISED JULY 2005

### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| DADA                            | METER                                                                                                | TEST CONDI                                                             | TIONS                                                  | SN54G                            | TL16612            | 2    | SN74G                            | TL16612            | 2    | UNIT |  |
|---------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------|--------------------|------|----------------------------------|--------------------|------|------|--|
| PARA                            | MILIER                                                                                               | TEST CONDI                                                             | IIONS                                                  | MIN                              | TYP <sup>(1)</sup> | MAX  | MIN                              | TYP <sup>(1)</sup> | MAX  | UNII |  |
| V <sub>IK</sub>                 |                                                                                                      | V <sub>CC</sub> (3.3 V) = 3.15 V,<br>V <sub>CC</sub> (5 V) = 4.75 V    | I <sub>I</sub> = -18 mA                                |                                  |                    | -1.2 |                                  |                    | -1.2 | V    |  |
| V <sub>OH</sub>                 | A port                                                                                               | $V_{CC}$ (3.3 V) = 3.15 V to 3.45 V, $V_{CC}$ (5 V) = 4.75 V to 5.25 V | I <sub>OH</sub> = -100 μA                              | V <sub>CC</sub> (3.3 V)<br>- 0.2 |                    |      | V <sub>CC</sub> (3.3 V)<br>- 0.2 |                    |      | V    |  |
| · OH                            |                                                                                                      | $V_{CC}$ (3.3 V) = 3.15 V,                                             | $I_{OH} = -8 \text{ mA}$                               | 2.4                              |                    |      | 2.4                              |                    |      |      |  |
|                                 |                                                                                                      | V <sub>CC</sub> (5 V) = 4.75 V                                         | $I_{OH} = -32 \text{ mA}$                              | 2                                |                    |      | 2                                |                    |      |      |  |
|                                 |                                                                                                      |                                                                        | $I_{OL} = 100  \mu A$                                  |                                  |                    | 0.2  |                                  |                    | 0.2  |      |  |
|                                 | A port                                                                                               | $V_{CC}$ (3.3 V) = 3.15 V,                                             | I <sub>OL</sub> = 16 mA                                |                                  |                    | 0.4  |                                  |                    | 0.4  |      |  |
| $V_{OL}$                        | A port                                                                                               | $V_{CC}$ (5 V) = 4.75 V                                                | $I_{OL} = 32 \text{ mA}$                               |                                  |                    | 0.5  |                                  |                    | 0.5  | V    |  |
| OL                              |                                                                                                      |                                                                        | $I_{OL} = 64 \text{ mA}$                               |                                  |                    | 0.6  |                                  |                    | 0.55 |      |  |
|                                 | B port                                                                                               | $V_{CC}$ (3.3 V) = 3.15 V, $V_{CC}$ (5 V $I_{OL}$ = 40 mA              | ') = 4.75 V,                                           |                                  |                    | 0.5  |                                  |                    | 0.4  |      |  |
|                                 | Control inputs                                                                                       | $V_{CC}$ (3.3 V) = 0 or 3.45 V,<br>$V_{CC}$ (5 V) = 0 or 5.25 V        | V <sub>I</sub> = 5.5 V                                 |                                  |                    | 10   |                                  |                    | 10   |      |  |
|                                 |                                                                                                      |                                                                        | V <sub>I</sub> = 5.5 V                                 |                                  |                    | 1000 |                                  |                    | 20   |      |  |
| l <sub>l</sub>                  | A port                                                                                               | $V_{CC}$ (3.3 V) = 3.45 V,<br>$V_{CC}$ (5 V) = 5.25 V                  | $V_{I} = V_{CC} (3.3 \text{ V})$                       |                                  |                    | 1    |                                  |                    | 1    | μΑ   |  |
| •                               |                                                                                                      | VCC (0 V) = 0.25 V                                                     | $V_1 = 0$                                              |                                  |                    | -30  |                                  |                    | -30  |      |  |
|                                 | D1                                                                                                   | V <sub>CC</sub> (3.3 V) = 3.45 V,                                      | $V_{I} = V_{CC} (3.3 \text{ V})$                       |                                  |                    | 5    |                                  |                    | 5    |      |  |
|                                 | B port $V_{CC}(5V) = 5.25V$                                                                          |                                                                        | $V_I = 0$                                              |                                  |                    | -5   |                                  |                    | -5   |      |  |
| I <sub>off</sub>                |                                                                                                      | $V_{CC} = 0$ ,                                                         | $V_{1}$ or $V_{0} = 0$ to 4.5 V                        |                                  |                    | 1000 |                                  |                    | 100  | μΑ   |  |
|                                 |                                                                                                      | V <sub>CC</sub> (3.3 V) = 3.15 V,                                      | $V_1 = 0.8 \text{ V}$                                  | 75                               |                    |      | 75                               |                    |      |      |  |
| La                              | A port                                                                                               |                                                                        | V <sub>I</sub> = 2 V                                   | -75                              |                    |      | -75                              |                    |      | μА   |  |
| I <sub>I(hold)</sub>            | A port                                                                                               | $V_{CC}$ (5 V) = 4.75 V                                                | $V_1 = 0 \text{ to } V_{CC}$<br>(3.3 V) <sup>(2)</sup> |                                  |                    | ±500 |                                  |                    | ±500 | μΑ   |  |
|                                 | A port                                                                                               | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ (5 V                               | ') = 5.25 V, V <sub>O</sub> = 3 V                      |                                  |                    | 1    |                                  |                    | 1    |      |  |
| l <sub>OZH</sub>                | B port                                                                                               | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ (5 V                               | ') = 5.25 V, V <sub>O</sub> = 1.2 V                    |                                  |                    | 10   |                                  |                    | 10   | μΑ   |  |
|                                 | A port                                                                                               | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ (5 V                               | ') = 5.25 V, V <sub>O</sub> = 0.5 V                    |                                  |                    | -1   |                                  |                    | -1   | •    |  |
| l <sub>OZL</sub>                | B port                                                                                               | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ (5 V                               | ') = 5.25 V, V <sub>O</sub> = 0.4 V                    |                                  |                    | -10  |                                  |                    | -10  | μΑ   |  |
|                                 |                                                                                                      | V <sub>CC</sub> (3.3 V) = 3.45 V,                                      | Outputs high                                           |                                  |                    | 1    |                                  |                    | 1    |      |  |
| I <sub>CC</sub> (3.3 V)         | A or B<br>port                                                                                       | $V_{CC}$ (5 V) = 5.25 V, $I_{O}$ = 0,                                  | Outputs low                                            |                                  |                    | 5    |                                  |                    | 5    | mA   |  |
| (3.5 V)                         | port                                                                                                 | $V_I = V_{CC}$ (3.3 V) or GND                                          | Outputs disabled                                       |                                  |                    | 1    |                                  |                    | 1    |      |  |
|                                 |                                                                                                      | V <sub>CC</sub> (3.3 V) = 3.45 V,                                      | Outputs high                                           |                                  |                    | 120  |                                  |                    | 120  |      |  |
| I <sub>CC</sub><br>(5 V)        | A or B<br>port                                                                                       | $V_{CC}$ (5 V) = 5.25 V, $I_{O}$ = 0,                                  | Outputs low                                            |                                  |                    | 120  |                                  |                    | 120  | mA   |  |
| (5 V) port                      |                                                                                                      | $V_I = V_{CC}$ (3.3 V) or GND                                          | Outputs disabled                                       |                                  |                    | 120  |                                  |                    | 120  |      |  |
| Δl <sub>CC</sub> <sup>(3)</sup> | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ (5 V) A-port or control inputs at $V_{CC}$ (5 One input at 2.7 V |                                                                        | /) = 5.25 V,<br>(3.3 V) or GND,                        |                                  |                    | 1    |                                  |                    | 1    | mA   |  |
| C <sub>i</sub>                  | Control inputs                                                                                       | V <sub>I</sub> = 3.15 V or 0                                           |                                                        |                                  | 3.5                | 12   |                                  | 3.5                |      | pF   |  |
| <u> </u>                        | A port                                                                                               | V <sub>O</sub> = 3.15 V or 0                                           |                                                        | 12                               | 18                 |      | 12                               |                    |      |      |  |
| $C_{io}$                        | B port                                                                                               | v <sub>0</sub> = 3.15 v of 0                                           |                                                        |                                  |                    | 10   |                                  |                    | 5    | pF   |  |

All typical values are at  $V_{CC}$  (3.3 V) = 3.3 V,  $V_{CC}$  (5 V) = 5 V,  $T_A$  = 25°C. This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to

This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.



SCBS480K-JUNE 1994-REVISED JULY 2005

## **Timing Requirements**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT}$  = 1.2 V and  $V_{REF}$  = 0.8 V for GTL (unless otherwise noted) (see Figure 1)

|                    |                 |                            | SN54GTL | 16612 | SN74GTL | 16612   | UNIT |  |
|--------------------|-----------------|----------------------------|---------|-------|---------|---------|------|--|
|                    |                 |                            | MIN     | MAX   | MIN     | MAX MAX |      |  |
| f <sub>clock</sub> | Clock frequency |                            |         | 95    |         | 95      | MHz  |  |
|                    | Dulas duration  | LEAB or LEBA high          | 3.3     |       | 3.3     |         |      |  |
| t <sub>w</sub>     | Pulse duration  | CLKAB or CLKBA high or low | 5.6     |       | 5.6     |         | ns   |  |
|                    |                 | A before CLKAB↑            | 1.3     |       | 1.3     |         |      |  |
|                    |                 | B before CLKBA↑            | 3.4     |       | 2.5     |         |      |  |
|                    | Out on the      | A before LEAB↓             | 1.2     |       | 0       |         |      |  |
| t <sub>su</sub>    | Setup time      | B before LEBA↓             | 1       |       | 1       |         | ns   |  |
|                    |                 | CEAB before CLKAB↑         | 2.1     |       | 2       |         |      |  |
|                    |                 | CEBA before CLKBA↑         | 2.6     |       | 2.2     |         |      |  |
|                    |                 | A after CLKAB↑             | 2.9     |       | 1.6     |         |      |  |
|                    |                 | B after CLKBA↑             | 4.1     |       | 0.3     |         |      |  |
|                    | Hald Care       | A after LEAB↓              | 4.5     |       | 4       |         |      |  |
| t <sub>h</sub>     | Hold time       | B after LEBA↓              | 4.3     |       | 3.6     |         | ns   |  |
|                    |                 | CEAB after CLKAB↑          | 2       |       | 0.8     |         |      |  |
|                    |                 | CEBA after CLKBA↑          | 1.1     |       | 1.1     |         |      |  |

## **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT}$  = 1.2 V and  $V_{REF}$  = 0.8 V for GTL (see Figure 1)

| DADAMETED        | FROM                  | то                    | SN  | 54GTL166           | 612 | SN7 | 4GTL166            | 612 | UNIT |
|------------------|-----------------------|-----------------------|-----|--------------------|-----|-----|--------------------|-----|------|
| PARAMETER        | (INPUT)               | (OUTPUT)              | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup> | MAX | UNII |
| f <sub>max</sub> |                       |                       | 95  |                    |     | 95  |                    |     | MHz  |
| t <sub>PLH</sub> | A                     | В                     | 1   | 2.8                | 4.5 | 1.5 | 2.8                | 4.1 | ns   |
| t <sub>PHL</sub> | A                     | D                     | 1   | 2.5                | 4.5 | 1.3 | 2.5                | 4   | 115  |
| t <sub>PLH</sub> | LEAB                  | В                     | 1   | 3.6                | 5.5 | 2   | 3.6                | 5.3 | ns   |
| t <sub>PHL</sub> | LLAD                  | В                     | 1   | 3.5                | 6   | 1.9 | 3.5                | 5.4 | 115  |
| t <sub>PLH</sub> | CLKAB                 | В                     | 1   | 3.7                | 5.5 | 2.3 | 3.7                | 5.3 | ns   |
| t <sub>PHL</sub> | CLKAD                 | Ь                     | 1   | 3.4                | 5.5 | 1.9 | 3.4                | 5.4 | 115  |
| t <sub>en</sub>  | OEAB                  | В                     | 1   | 3.3                | 5.5 | 2   | 3.3                | 5.5 | ns   |
| t <sub>dis</sub> | OEAB                  | D                     | 1   | 3.4                | 5.5 | 2   | 3.4                | 5.1 | 113  |
| t <sub>r</sub>   | Transition time, B o  | utputs (0.5 V to 1 V) |     | 1.3                |     |     | 1.3                |     | ns   |
| t <sub>f</sub>   | Transition time, B of | utputs (1 V to 0.5 V) |     | 0.5                |     |     | 0.5                |     | ns   |
| t <sub>PLH</sub> | В                     | Α                     | 2   | 4.1                | 6.9 | 2.1 | 4.1                | 6.3 | ns   |
| t <sub>PHL</sub> | Ь                     | A                     | 1   | 2.9                | 5.1 | 1.2 | 2.9                | 4.6 | 115  |
| t <sub>PLH</sub> | LEBA                  | Α                     | 2   | 3.7                | 6.1 | 2.3 | 3.7                | 5.7 | ns   |
| t <sub>PHL</sub> | LLDA                  | Α                     | 1   | 3                  | 5.1 | 1.8 | 3                  | 4.8 | 115  |
| t <sub>PLH</sub> | CLKBA                 | Α                     | 2   | 3.8                | 6.4 | 2.5 | 3.8                | 6.1 | no   |
| t <sub>PHL</sub> | CLNDA                 | A                     | 2   | 3.3                | 5.6 | 2.3 | 3.3                | 5.2 | ns   |
| t <sub>en</sub>  | OEBA                  | А                     | 1   | 5                  | 7.5 | 2.3 | 5                  | 7.4 |      |
| t <sub>dis</sub> | OEBA                  | A                     | 2   | 4.3                | 6.9 | 2.5 | 4.3                | 6.4 | ns   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  (3.3 V) = 3.3 V,  $V_{CC}$  (5 V) = 5 V,  $T_A$  = 25°C.



SCBS480K-JUNE 1994-REVISED JULY 2005

## **Timing Requirements**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT}$  = 1.5 V and  $V_{REF}$  = 1 V for GTL+ (unless otherwise noted) (see Figure 1)

|                    |                 |                            | SN54GTL | 16612 | SN74GTL | 16612 | LINUT |  |
|--------------------|-----------------|----------------------------|---------|-------|---------|-------|-------|--|
|                    |                 |                            | MIN     | MAX   | MIN     | MAX   | UNIT  |  |
| f <sub>clock</sub> | Clock frequency |                            |         | 95    |         | 95    | MHz   |  |
|                    | Dulas duration  | LEAB or LEBA high          | 3.3     |       | 3.3     |       |       |  |
| t <sub>w</sub>     | Pulse duration  | CLKAB or CLKBA high or low | 5.6     |       | 5.6     |       | ns    |  |
|                    |                 | A before CLKAB↑            | 1.3     |       | 1.3     |       |       |  |
|                    |                 | B before CLKBA↑            | 3.2     |       | 2.3     |       |       |  |
|                    | Out on the      | A before LEAB↓             | 1.2     |       | 0       |       | ns    |  |
| t <sub>su</sub>    | Setup time      | B before LEBA↓             | 1.3     |       | 1.3     |       |       |  |
|                    |                 | CEAB before CLKAB↑         | 2.1     |       | 2       |       |       |  |
|                    |                 | CEBA before CLKBA↑         | 2.6     |       | 2.2     |       |       |  |
|                    |                 | A after CLKAB↑             | 2.9     |       | 1.6     |       |       |  |
|                    |                 | B after CLKBA↑             | 4.4     |       | 0.3     |       |       |  |
|                    | Hald Care       | A after LEAB↓              | 4.5     |       | 4       |       |       |  |
| t <sub>h</sub>     | Hold time       | B after LEBA↓              | 4.3     |       | 3.6     |       | ns    |  |
|                    |                 | CEAB after CLKAB↑          | 2       |       | 0.8     |       |       |  |
|                    |                 | CEBA after CLKBA↑          | 1.1     |       | 1.1     |       |       |  |

## **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT}$  = 1.5 V and  $V_{REF}$  = 1 V for GTL+ (see Figure 1)

| PARAMETER        | FROM                  | то                    | SNS | 4GTL166            | 612 | SN7 | 74GTL166           | 612 | UNIT |
|------------------|-----------------------|-----------------------|-----|--------------------|-----|-----|--------------------|-----|------|
| PARAMETER        | (INPUT)               | (OUTPUT)              | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
| f <sub>max</sub> |                       |                       | 95  |                    |     | 95  |                    |     | MHz  |
| t <sub>PLH</sub> | Α                     | В                     | 1   | 2.8                | 4.5 | 1.5 | 2.8                | 4.1 | 20   |
| t <sub>PHL</sub> | A                     | Ь                     | 1   | 2.5                | 4.6 | 1.3 | 2.5                | 4.1 | ns   |
| t <sub>PLH</sub> | LEAB                  | В                     | 1   | 3.6                | 5.5 | 2   | 3.6                | 5.3 | ns   |
| t <sub>PHL</sub> | LLAD                  | В                     | 1   | 3.5                | 6.1 | 1.9 | 3.5                | 5.5 | 115  |
| t <sub>PLH</sub> | CLKAB                 | В                     | 1   | 3.7                | 5.5 | 2.3 | 3.7                | 5.3 | no   |
| t <sub>PHL</sub> | CLKAD                 | Ь                     | 1   | 3.4                | 5.6 | 1.9 | 3.4                | 5.5 | ns   |
| t <sub>PLH</sub> | <u>OEAB</u>           | В                     | 1   | 3.4                | 5.5 | 2   | 3.4                | 5.1 | ns   |
| t <sub>PHL</sub> | OEAB                  | Ь                     | 1   | 3.3                | 5.6 | 2   | 3.3                | 5.6 | 115  |
| t <sub>r</sub>   | Transition time, B or | utputs (0.5 V to 1 V) |     | 1.5                |     |     | 1.5                |     | ns   |
| t <sub>f</sub>   | Transition time, B or | utputs (1 V to 0.5 V) |     | 0.8                |     |     | 0.8                |     | ns   |
| t <sub>PLH</sub> | В                     | А                     | 1.9 | 4                  | 6.9 | 2   | 4                  | 6.3 | 20   |
| t <sub>PHL</sub> | Ь                     | A                     | 0.9 | 2.8                | 4.9 | 1.1 | 2.8                | 4.4 | ns   |
| t <sub>PLH</sub> | LEBA                  | А                     | 2   | 3.7                | 6.1 | 2.3 | 3.7                | 5.7 | ns   |
| t <sub>PHL</sub> | LLDA                  | ζ.                    | 1   | 3                  | 5.1 | 1.8 | 3                  | 4.8 | 115  |
| t <sub>PLH</sub> | CLKBV                 | Δ.                    | 2   | 3.8                | 6.4 | 2.5 | 3.8                | 6.1 | 20   |
| t <sub>PHL</sub> | CLKBA                 | Α                     | 2   | 3.3                | 5.6 | 2.3 | 3.3                | 5.2 | ns   |
| t <sub>en</sub>  | OEBA                  | А                     | 1   | 5                  | 7.5 | 2.3 | 5                  | 7.4 |      |
| t <sub>dis</sub> | UEDA                  | A                     | 2   | 4.3                | 6.9 | 2.5 | 4.3                | 6.4 | ns   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  (3.3 V) = 3.3 V,  $V_{CC}$  (5 V) = 5 V,  $T_A$  = 25°C.



# PARAMETER MEASUREMENT INFORMATION $V_{TT}$ = 1.2 V, $V_{REF}$ = 0.8 V for GTL and $V_{TT}$ = 1.5 V, $V_{REF}$ = 1 V for GTL+



(1) All control inputs are TTL levels.

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



## PACKAGE OPTION ADDENDUM

26-Sep-2005

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 5962-9689001QXA  | ACTIVE     | CFP             | WD                 | 56   | 1              | TBD                       | Call TI          | Level-NC-NC-NC               |
| 74GTL16612DGGRE4 | ACTIVE     | TSSOP           | DGG                | 56   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74GTL16612DGGR | ACTIVE     | TSSOP           | DGG                | 56   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74GTL16612DL   | ACTIVE     | SSOP            | DL                 | 56   | 20             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74GTL16612DLR  | ACTIVE     | SSOP            | DL                 | 56   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SNJ54GTL16612WD  | ACTIVE     | CFP             | WD                 | 56   | 1              | TBD                       | Call TI          | Level-NC-NC-NC               |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### WD (R-GDFP-F\*\*)

#### **CERAMIC DUAL FLATPACK**

#### **48 LEADS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only
- E. Falls within MIL STD 1835: GDFP1-F48 and JEDEC MO-146AA

GDFP1-F56 and JEDEC MO-146AB



#### DL (R-PDSO-G\*\*)

#### **48 PINS SHOWN**

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265