#### 查询SN75177B供应商

# 捷多邦,专业PCB打样工厂, **公N的场口和**SN75178B DIFFERENTIAL BUS REPEATERS

SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993

- Meets EIA Standards RS-422-A and RS-485 and CCITT Recommendations V.11 and X.27
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- 3-State Outputs
- Bus Voltage Range . . . –7 V to 12 V
- Positive and Negative Current Limiting
- Driver Output Capability . . . 60 mA Max
- Driver Thermal Shutdown Protection
- Receiver Input Impedance . . . 12 k $\Omega$  Min
- Receiver Input Sensitivity . . . ±200 mV
- Receiver Input Hysteresis . . . 50 mV Typ
- Operates From Single 5-V Supply
- Low Power Requirements



THE SN75177B IS NOT RECOMMENDED FOR NEW DESIGN

#### description

The SN75177B and SN75178B differential bus repeaters are monolithic integrated devices each designed for one-way data communication on multipoint bus transmission lines. These devices are designed for balanced transmission bus line applications and meet EIA Standard RS-422-A and RS-485 and CCITT Recommendations V.11 and X.27. Each device is designed to improve the performance of the data communication over long bus lines. The SN75177B and SN75178B are identical except for the complementary enable inputs, which allow the devices to be used in pairs for bidirectional communication.

The SN75177B and SN75178B feature positive- and negative-current limiting 3-state outputs for the receiver and driver. The receiver features high input impedance, input hysteresis for increased noise immunity, and input sensitivity of  $\pm 200$  mV over a common-mode input voltage range of -7 V to 12 V. The driver features thermal shutdown for protection from line fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The driver is designed to drive current loads up to 60 mA maximum.

The SN75177B and SN75178B are designed for optimum performance when used on transmission buses employing the SN75172 and SN75174 differential line drivers, SN75173 and SN75175 differential line receivers, or SN75176B bus transceiver.

|                                                         | SN75177B |   |         |       |
|---------------------------------------------------------|----------|---|---------|-------|
| DIFFERENTIAL INPUTS                                     | ENABLE   |   | OUTPUTS |       |
| A – B                                                   | EN       | Т | Y       | Z     |
| $V_{ID} \ge 0.2 V$                                      | Н        | Н | Н       | P-L-S |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | Н        | ? | ?       | ?     |
| $V_{ID} \le 0.2 V$                                      | Н        | L | L       | Н     |
| X                                                       | L        | Z | Z       | Z     |
| CATTP: COM                                              | SN75178B |   |         |       |
| DIFFERENTIAL INPUTS                                     | ENABLE   |   | OUTPUTS | 5     |
| A – B                                                   | EN       | Т | Y       | Z     |
| $V_{ID} \ge 0.2 V$                                      | L        | Н | Н       | L     |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L        | ? | ?       | ?     |
| $V_{ID} \le 0.2 V$                                      | L        | L | L       | н     |
| х                                                       | н        | z | Z       | z     |

#### **Function Tables**

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = impedance (off)



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993

### logic symbols<sup>†</sup>







SN75178B

SN75177B

5 — Y

z

logic diagrams (positive logic)

EN —

8

Α



<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### EQUIVALENT OF EACH INPUT **TYPICAL OF ALL DRIVER OUTPUTS** Vcc Vcc Req Input Output Driver input: $R_{eq} = 3 k\Omega NOM$ GND $\overline{H}$ Enable inputs: $R_{eq} = 8 k\Omega NOM$ EQUIVALENT OF EACH RECEIVER INPUT TYPICAL OF RECEIVER OUTPUT Vcc Vcc **85** Ω NOM **960** Ω NOM Input **16.8 k**Ω **960** Ω Output NOM NOM $\Pi$ ₼

### schematics of inputs and outputs



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                 |                              |
|--------------------------------------------------------------|------------------------------|
| Voltage range at any bus terminal                            | –10 V to 15 V                |
| Differential input voltage (see Note 2)                      | ±25 V                        |
| Enable input voltage                                         | 5.5 V                        |
| Continuous total dissipation                                 | See Dissipation Rating Table |
| Operating free-air temperature range                         | 0°C to 70°C                  |
| Storage temperature range                                    |                              |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                              |

NOTES: 1. All voltage values, except differential input voltage, are with respect to network ground terminal.

2. Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input.

| DISSIPATION RATING TABLE |                                       |                                                |                                       |  |  |  |
|--------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|--|--|--|
| PACKAGE                  | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |  |  |  |
| D                        | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                |  |  |  |
| Р                        | 1000 mW                               | 8.0 mW/°C                                      | 640 mW                                |  |  |  |

### recommended operating conditions

|                                       |          | MIN  | NOM | MAX  | UNIT |
|---------------------------------------|----------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>       |          | 4.75 | 5   | 5.25 | V    |
| High-level input voltage, VIH         | EN or EN | 2    |     |      | V    |
| low-level input voltage, VIL          | EN or EN |      |     | 0.8  | V    |
| Common-mode input voltage, $V_{IC}$   |          | -7†  |     | 12   | V    |
| Differential input voltage, VID       |          |      |     | ±12  | V    |
| LPak land and an end of the           | Driver   |      |     | -60  | mA   |
| High-level output current, IOH        | Receiver |      |     | -400 | μΑ   |
|                                       | Driver   |      |     | 60   | ~ ^  |
| Low-level output current, IOL         | Receiver |      |     | 8    | mA   |
| Operating free-air temperature, $T_A$ |          | 0    |     | 70   | °C   |

<sup>†</sup> The algebraic convention, where the less-positive (more-negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage.



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993

### **DRIVER SECTION**

#### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                                                      | TEST CO                                         | ONDITIONS                                        | MIN                           | TYP†     | MAX     | UNIT |  |
|-----------------|----------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------|-------------------------------|----------|---------|------|--|
| VIK             | Input clamp voltage                                            | lj = -18 mA                                     |                                                  |                               |          | -1.5    | V    |  |
| VO              | Output voltage                                                 | I <sup>O</sup> = 0                              |                                                  | 0                             |          | 6       | V    |  |
| IVOD1           | Differential output voltage                                    | I <sup>O</sup> = 0                              |                                                  | 1.5                           |          | 6       | V    |  |
| IVOD2           | Differential output voltage                                    | $R_L = 100 \Omega$ ,                            | See Figure 1                                     | 1/2 V <sub>OD1</sub><br>or 2§ |          |         | V    |  |
|                 |                                                                | R <sub>L</sub> = 54 Ω,                          | See Figure 1                                     | 1.5                           | 2.5      | 5       |      |  |
| Vod3            | Differential output voltage                                    | See Note 3                                      |                                                  | 1.5                           |          | 5       | V    |  |
| $\Delta  VOD $  | Change in magnitude of diferential output voltage <sup>‡</sup> | D 54.0 - 400.0                                  |                                                  |                               |          | ±0.2    | V    |  |
| VOC             | Common-mode output voltage                                     | $R_{L} = 54 \ \Omega \text{ or } 100 \ \Omega,$ | $R_L = 54 \Omega$ or 100 $\Omega$ , See Figure 1 |                               |          | 3<br>-1 | V    |  |
| ∆IVOCI          | Change in magnitude of common-mode output voltage‡             |                                                 |                                                  |                               |          | ±0.2    | V    |  |
| lO              | Output current                                                 | $V_{CC} = 0,$                                   | $V_{O} = -7 V$ to 12 V                           |                               |          | ±100    | μA   |  |
| loz             | High-impedance-state output current                            | $V_{O} = -7 V$ to 12 V                          |                                                  |                               |          | ±100    | μΑ   |  |
| Iн              | High-level input current                                       | V <sub>I</sub> = 2.4 V                          |                                                  |                               |          | 20      | μA   |  |
| ۱ <sub>IL</sub> | Low-level input current                                        | V <sub>I</sub> = 0.4 V                          |                                                  |                               |          | -400    | μΑ   |  |
|                 |                                                                | V <sub>O</sub> = -7 V                           |                                                  |                               | <u>.</u> | -250    |      |  |
| IOS             | Short-circuit output current                                   | AO = ACC                                        |                                                  |                               |          | 250     | mA   |  |
|                 |                                                                | V <sub>O</sub> = 12 V                           |                                                  |                               |          | 250     |      |  |
| 100             | Supply ourrent (total package)                                 | No load                                         | Outputs enabled                                  |                               | 57       | 70      | - mA |  |
| ICC             | Supply current (total package)                                 | INU IUAU                                        | Outputs disabled                                 |                               | 26       | 35      |      |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ .

 $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

 $\$  The minimum  $V_{OD2}$  with a 100- $\Omega$  load is either 1/2  $V_{OD1}$  or 2, whichever is greater. NOTE 3: See Figure 3.5 of EIA Standard RS-485.

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

| PARAMETER TEST CONDITIONS |                                     | MIN                     | TYP          | MAX | UNIT |     |    |
|---------------------------|-------------------------------------|-------------------------|--------------|-----|------|-----|----|
| <sup>t</sup> dD           | Differential-output delay time      | $R_1 = 54 \Omega_1$     | See Figure 3 |     | 15   | 20  | ns |
| <sup>t</sup> tD           | Differential-output transition time | $K_{L} = 54.52,$        | See Figure 3 |     | 20   | 30  | ns |
| <sup>t</sup> PZH          | Output enable time to high level    | R <sub>L</sub> = 110 Ω, | See Figure 4 |     | 85   | 120 | ns |
| t <sub>PZL</sub>          | Output enable time to low level     | RL = 110 Ω,             | See Figure 5 |     | 40   | 60  | ns |
| <sup>t</sup> PHZ          | Output disable time from high level | R <sub>L</sub> = 110 Ω, | See Figure 4 |     | 150  | 250 | ns |
| <sup>t</sup> PLZ          | Output disable time from low level  | R <sub>L</sub> = 110 Ω, | See Figure 5 |     | 20   | 30  | ns |



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993

|                      | SYMBOL EQUIVALENTS                      |                                                     |  |  |  |  |
|----------------------|-----------------------------------------|-----------------------------------------------------|--|--|--|--|
| DATA SHEET PARAMETER | RS-422-A                                | RS-485                                              |  |  |  |  |
| VO                   | V <sub>oa,</sub> V <sub>ob</sub>        | V <sub>oa</sub> , V <sub>ob</sub>                   |  |  |  |  |
| VOD1                 | V <sub>o</sub>                          | Vo                                                  |  |  |  |  |
| VOD2                 | V <sub>t</sub> (R <sub>L</sub> = 100 Ω) | $V_t (R_L = 54 \Omega)$                             |  |  |  |  |
| IVOD3                |                                         | V <sub>t</sub> (Test Termination)<br>Measurement 2) |  |  |  |  |
| $\Delta  V_{OD} $    | $  V_t  -  \overline{V}_t  $            | $  V_t  -  \overline{V}_t  $                        |  |  |  |  |
| V <sub>OC</sub>      | IVOS                                    | IVOSI                                               |  |  |  |  |
|                      | IVOS – VOSI                             | IVOS – VOSI                                         |  |  |  |  |
| I <sub>OS</sub>      | I <sub>sa</sub>  , I <sub>sb</sub>      |                                                     |  |  |  |  |
| IO                   | I <sub>xa</sub>  , I <sub>xb</sub>      | l <sub>ia</sub> ,l <sub>ib</sub>                    |  |  |  |  |

#### **RECEIVER SECTION**

electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                             | TEST COM                                    | NDITIONS                   | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
|------------------|-------------------------------------------------------|---------------------------------------------|----------------------------|-------|------------------|------|------|
| $V_{T+}$         | Positive-going input threshold voltage                | V <sub>O</sub> = 2.7 V,                     | $I_{O} = -0.4 \text{ mA}$  |       |                  | 0.2  | V    |
| $V_{T-}$         | Negative-going input threshold voltage                | V <sub>O</sub> = 0.5 V,                     | I <sub>O</sub> = 8 mA      | -0.2‡ |                  |      | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>T+</sub> – V <sub>T</sub> _) |                                             |                            |       | 50               |      | mV   |
| VIK              | Input clamp voltage at EN                             | lı = –18 mA                                 |                            |       |                  | -1.5 | V    |
| VOH              | High-level output voltage                             | V <sub>ID</sub> = 200 mV,<br>See Figure 2   | I <sub>OH</sub> = -400 μA, | 2.7   |                  |      | V    |
| V <sub>OL</sub>  | Low-level output voltage                              | $V_{ID} = -200 \text{ mV},$<br>See Figure 2 | I <sub>OL</sub> = 8 mA,    |       |                  | 0.45 | V    |
| 1                |                                                       |                                             |                            |       |                  | 20   | A    |
| loz              | High-impedance-state output current                   | $V_0 = 0.4 \text{ V to } 2.4 \text{ V}$     |                            |       |                  | -400 | μΑ   |
| 1.               |                                                       | Other input at 0 V,                         | VI = 12 V                  |       |                  | 1    | A    |
| 1                | Line input current                                    | See Note 4                                  | $V_{I} = -7 V$             |       |                  | -0.8 | mA   |
| IIH              | High-level enable-input current                       | V <sub>IH</sub> = 2.7 V                     |                            |       |                  | 20   | μA   |
| IIГ              | Low-level enable-input current                        | V <sub>IL</sub> = 0.4 V                     |                            |       |                  | -200 | μA   |
| r <sub>i</sub>   | Input resistance                                      |                                             |                            | 12    |                  |      | kΩ   |
| los              | Short-circuit output current                          |                                             |                            | -15   |                  | -85  | mA   |
| 100              | Supply current (total package)                        | No load                                     | Outputs enabled            |       | 57               | 70   | mA   |
| ICC              | Supply current (total package)                        | ino iodu                                    | Outputs disabled           |       | 26               | 35   | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The algebraic convention, where the less-positive (more-negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 4: Refer to EIA Standard RS-422 for exact conditions.

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                  | PARAMETER                                        | TEST CONDITIONS                              | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------|----------------------------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low-to-high level output | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ |     | 19  | 35  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high-to-low level output | $C_L = 15 \text{ pF},$ See Figure 6          |     | 30  | 40  | 115  |
| <sup>t</sup> PZH | Output enable time to high level                 | $C_1 = 15 \text{ pF}$ , See Figure 7         |     | 10  | 20  | 20   |
| <sup>t</sup> PZL | Output enable time to high level                 | CL = 15 pr, See Figure 7                     |     | 12  | 20  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level              |                                              |     | 25  | 35  |      |
| t <sub>PLZ</sub> | Output disable time from low level               | $C_L = 15 \text{ pF},$ See Figure 8          |     | 17  | 25  | ns   |



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993





### Figure 5. Driver Enable and Disable Times

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993



#### Figure 7. Receiver Output Enable and Disable Times

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.
  - C. All diodes are 1N916 or equivalent.



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993



### **TYPICAL CHARACTERISTICS**



SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993





SLLS002C - D2606, JULY 1985 - REVISED FEBRUARY 1993



NOTE: The line should be terminated at both ends in its characteristic impedance. Stub lengths off the main line should be kept as short as possible.

#### **Figure 16. Typical Application Circuit**



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current and complete.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated