#### 查询SN75ALS1177供应商

## 捷多邦,专业PCB打**SN75A社S的和高岛的**75ALS1178 DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

SLLS154A - MARCH 1993 - REVISED MAY 1995

- Meet or Exceed Standards EIA/TIA-422-B, RS-485, CCITT Recommendation V.11
- Designed for Multipoint Bus Transmission on Long Bus Lines in Noisy Environments
- Low Supply Current Requirement 50 mA Max
- Driver Positive- and Negative-Current Limiting
- Driver Common-Mode Output Voltage Range of -7 V to 12 V
- Thermal Shutdown Protection
- Driver 3-State Outputs Active-High Enable
- Receiver Common-Mode Input Voltage Range of -12 V to 12 V
- Receiver Input Sensitivity . . . ±200 mV
- Receiver Hysteresis . . . 50 mV Typ
- Receiver High Input Impedance 12 kΩ Min
- Receiver 3-State Outputs Active-Low Enable for SN75ALS1177 Only
- Operate From Single 5-V Supply

#### description

The SN75ALS1177 and SN75ALS1178 dual differential drivers and receivers are monolithic integrated circuits designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines and meet standards EIA/TIA-422-B, RS-485, and CCITT Recommendation V.11.

| SN75ALS1177 N OR NS <sup>T</sup> PACKAGE<br>(TOP VIEW) |                                      |    |                                                           |  |  |  |  |
|--------------------------------------------------------|--------------------------------------|----|-----------------------------------------------------------|--|--|--|--|
| 1B [<br>1A [<br>1R [<br>2R [<br>2A [<br>2B [<br>GND ]  | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 10 | V <sub>CC</sub><br>1D<br>1Y<br>1Z<br>DE<br>2Z<br>2Y<br>2D |  |  |  |  |



<sup>†</sup> The NS package is only available in left-end taped and reeled (SN75ALS1177NSLE and SN75ALS1178SNLE).

The SN75ALS1177 combines dual 3-state differential line drivers and dual 3-state differential input line receivers, both of which operate from a single 5-V power supply. The drivers and receivers have active-high and active-low enables, respectively, which can be externally connected together to function as direction control. The SN75ALS1178 drivers each have an individual active-high enable. Fail-safe design ensures that when the receiver inputs are open, the receiver outputs are always high.

The SN75ALS1177 and SN75ALS1178 are characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLLS154A - MARCH 1993 - REVISED MAY 1995

#### **Function Tables**

#### SN75ALS1177, SN75ALS1178 (each driver)

| (00011011101) |    |     |      |  |  |  |  |
|---------------|----|-----|------|--|--|--|--|
| INPUT ENABLE  |    | OUT | PUTS |  |  |  |  |
| D             | DE | Y   | Z    |  |  |  |  |
| Н             | Н  | Н   | L    |  |  |  |  |
| L             | Н  | L   | Н    |  |  |  |  |
| Х             | L  | Z   | Z    |  |  |  |  |

#### SN75ALS1177 (each receiver)

| DIFFERENTIAL<br>A – B                                   | ENABLE<br>RE | OUTPUT<br>Y |
|---------------------------------------------------------|--------------|-------------|
| $V_{ID} \ge 0.2 V$                                      | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L            | ?           |
| $V_{ID} \le -0.2 V$                                     | L            | L           |
| Х                                                       | н            | Z           |
| Open                                                    | L            | н           |

# SN75ALS1178 (each receiver)

| DIFFERENTIAL<br>A – B                                   | OUTPUT<br>Y |
|---------------------------------------------------------|-------------|
| $V_{ID} \ge 0.2 V$                                      | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | ?           |
| $V_{ID} \le -0.2 V$                                     | L           |
| Open                                                    | Н           |

H = high level, L = low level,

? = indeterminate, X = irrelevant,

Z = high impedance (off)



logic diagram (positive logic)

SLLS154A - MARCH 1993 - REVISED MAY 1995



<sup>&</sup>lt;sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.







# TEXAS

### logic symbol<sup>†</sup>

SLLS154A - MARCH 1993 - REVISED MAY 1995

#### schematics of outputs



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)<br>Input voltage, V <sub>I</sub> (DE, RE, and D inputs) |                              |
|------------------------------------------------------------------------------------------------------|------------------------------|
| Output voltage range, V <sub>O</sub> (Driver)                                                        |                              |
| Input voltage range, Receiver                                                                        |                              |
| Receiver differential-input voltage range (see Note 2)                                               |                              |
| Receiver low-level output current                                                                    | 50 mA                        |
| Continuous total power dissipation                                                                   | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                                                 | 0°C to 70°C                  |
| Storage temperature range, T <sub>stg</sub>                                                          | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                         |                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential input voltage, are with respect to the network ground terminal.

2. Differential input voltage is measured at the noninverting terminal with respect to the inverting terminal.

#### **DISSIPATION RATING TABLE**

|         | T. < 25°C                             |                                                 | T 70°C                                |
|---------|---------------------------------------|-------------------------------------------------|---------------------------------------|
| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
| N       | 1150 mW                               | 9.2 mW/°C                                       | 736 mW                                |
| NS      | 625 mW                                | 4.0 mW/°C                                       | 445 mW                                |



SLLS154A - MARCH 1993 - REVISED MAY 1995

#### recommended operating conditions

|                                    |           | MIN  | NOM | MAX  | UNIT |
|------------------------------------|-----------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>    |           | 4.75 | 5   | 5.25 | V    |
| Differential input voltage, VID    | Receiver  |      |     | ±12  | V    |
| Common-mode output voltage, VOC    | Driver    | -7†  |     | 12   | V    |
| Common-mode input voltage, VIC     | Receiver  |      |     | ±12  | V    |
| High-level input voltage, VIH      | DE, RE, D | 2    |     |      | V    |
| Low-level input voltage, VIL       | DE, RE, D |      |     | 0.8  | V    |
| High-level output current, IOH     | Driver    |      |     | -60  | mA   |
|                                    | Receiver  |      |     | -400 | μΑ   |
|                                    | Driver    |      |     | 60   | ~^^  |
| Low-level output current, IOL      | Receiver  |      |     | 8    | mA   |
| Operating free-air temperature, TA |           | 0    |     | 70   | °C   |

<sup>†</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage level only.



SLLS154A - MARCH 1993 - REVISED MAY 1995

#### **DRIVER SECTION**

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       |                                         | TEST CONDITIONS                                  | MIN                  | TYP† | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|-----------------------------------------|--------------------------------------------------|----------------------|------|------|------|
| VIK               | Input clamp voltage                                             | lı = – 18 mA                            |                                                  |                      |      | -1.5 | V    |
| VOH               | High-level output voltage                                       | V <sub>IH</sub> = 2 V,                  | $V_{IL} = 0.8 V$ , $I_{OH} = -33 mA$             |                      | 3.3  |      | V    |
| VOL               | Low-level output voltage                                        | V <sub>IH</sub> = 2 V,                  | V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 33 mA |                      | 1.1  |      | V    |
| VOD1              | Differential output voltage                                     | IO = 0                                  |                                                  | 1.5                  |      | 6    | V    |
| IVOD2             | Differential output voltage                                     | $V_{CC} = 5 V,$<br>$R_{L} = 100 \Omega$ | See Figure 1                                     | 1/2 V <sub>OD1</sub> |      |      | V    |
|                   |                                                                 | R <sub>L</sub> = 54 Ω                   |                                                  | 1.5                  |      | 5    |      |
| IVod3I            | Differential output voltage                                     | See Note 3                              | •                                                | 1.5                  |      | 5    | V    |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage (see Note 4) |                                         |                                                  |                      |      | ±0.2 | V    |
| Voc               | Common-mode output voltage                                      | $R_L = 54 \Omega \text{ or}$            | 100 Ω, See Figure 1                              | -1 <sup>‡</sup>      |      | 3    | V    |
| $\Delta  V_{OC} $ | Change in magnitude of common-mode output voltage (see Note 4)  |                                         |                                                  |                      | ±0.2 | V    |      |
| lO(OFF)           | Output current with power off                                   | $V_{CC} = 0,$                           | $V_{O} = -7 V$ to 12 V                           |                      |      | ±100 | μΑ   |
| loz               | High-impedance-state output current                             | $V_{O} = -7 V$ to                       | 12 V                                             |                      |      | ±100 | μΑ   |
| Iн                | High-level input current                                        | V <sub>IH</sub> = 2.7 V                 |                                                  |                      |      | 100  | μΑ   |
| ۱ <sub>IL</sub>   | Low-level input current                                         | V <sub>IL</sub> = 0.4 V                 |                                                  |                      |      | -100 | μΑ   |
|                   |                                                                 | V <sub>O</sub> = -7 V                   |                                                  |                      |      | -250 |      |
|                   | Short-circuit output current                                    | AO = ACC                                |                                                  |                      |      | 250  | mA   |
| los               | Short-circuit output current                                    | V <sub>O</sub> = 12 V                   |                                                  |                      |      | 250  | mA   |
|                   |                                                                 | VO = 0 V                                |                                                  |                      |      | 150  |      |
|                   | Supply current (total package)                                  | No load                                 | Outputs enabled                                  |                      | 35   | 50   | m۸   |
| ICC               | Supply current (total package)                                  | INO IDad                                | Outputs disabled                                 |                      | 20   | 50   | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 V$  and  $T_A = 25^{\circ}C$ .

<sup>‡</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

NOTES: 3. See EIA Standard RS-485 Figure 3.5, test termination measurement 2.

4. Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level to a low level.

#### switching characteristics at $V_{CC}$ = 5 V, $T_A$ = 25°C (unless otherwise noted)

|                  | PARAMETER                                         |                                     | TEST CONDITIONS                     |    | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|-------------------------------------|-------------------------------------|----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, high- to low-level output |                                     |                                     | 9  | 15  | 22  | ns   |
| <sup>t</sup> PHL | Propagation delay time, low- to high-level output | $R_L = 60 \Omega$ ,<br>See Figure 3 | $C_{L1} = C_{L2} = 100 \text{ pF},$ | 9  | 15  | 22  | ns   |
| t <sub>sk</sub>  | Output-to-output skew                             | occ riguie o                        |                                     | 0  | 2   | 8   | ns   |
| <sup>t</sup> PZH | Output enable time to high level                  | C <sub>L</sub> = 100 pF,            | See Figure 4                        | 30 | 35  | 50  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                   | C <sub>L</sub> = 100 pF,            | See Figure 5                        | 5  | 15  | 25  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level               | C <sub>L</sub> = 15 pF,             | See Figure 4                        | 7  | 15  | 30  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level                | C <sub>L</sub> = 15 pF,             | See Figure 5                        | 7  | 15  | 30  | ns   |



SLLS154A - MARCH 1993 - REVISED MAY 1995

#### **RECEIVER SECTION**

# electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

| PARAMETER TEST   |                                        | TEST CO     | NDITIONS                                  | MIN                       | TYP <sup>†</sup> | MAX | UNIT |    |
|------------------|----------------------------------------|-------------|-------------------------------------------|---------------------------|------------------|-----|------|----|
| VIT+             | Positive-going input threshold voltage |             | V <sub>O</sub> = 2.7 V,                   | $I_{O} = -0.4 \text{ mA}$ |                  |     | 0.2  | V  |
| VIT-             | Negative-going input threshold voltage |             | V <sub>O</sub> = 0.5 V,                   | IO = 8 mA                 | -0.2‡            |     |      | V  |
| V <sub>hys</sub> | Input hysteresis voltage (VIT+ - VIT-) |             |                                           | -                         |                  | 50  |      | mV |
| VIK              | Enable input clamp voltage             | SN75ALS1177 | lj = - 18 mA                              |                           |                  |     | -1.5 | V  |
| V <sub>OH</sub>  | High-level output voltage              | 7           | V <sub>ID</sub> = 200 mV,<br>See Figure 2 | $I_{OH} = -400 \ \mu A$ , | 2.7              |     |      | V  |
| VOL              | Low-level output voltage               |             | V <sub>ID</sub> = 200 mV,<br>See Figure 2 | I <sub>OL</sub> = 8 mA,   |                  |     | 0.45 | V  |
| loz              | High-impedance-state output current    | SN75ALS1177 | $V_{O} = 0.4 \text{ V to } 2.4 \text{ V}$ | /                         |                  |     | ±20  | μΑ |
|                  |                                        | •           |                                           | V <sub>I</sub> = 12 V     |                  |     | 1    |    |
| 11               | Line input current (see Note 5)        |             | Other input at 0 V                        | V <sub>I</sub> = -7 V     |                  |     | -0.8 | mA |
| Iн               | High-level input current, RE           | SN75ALS1177 | V <sub>IH</sub> = 2.7 V                   |                           |                  |     | 20   | μΑ |
| ١ <sub>IL</sub>  | Low-level input current, RE            | SN75ALS1177 | V <sub>IL</sub> = 0.4 V                   |                           |                  |     | -100 | μΑ |
| ri               | Input resistance                       | -           |                                           |                           | 12               |     |      | kΩ |
| los              | Short-circuit output current           |             | V <sub>O</sub> = 0 V,                     | See Note 6                | -15              |     | -85  | mA |
| Icc              | Supply current (total package)         |             | No load,                                  | Outputs enabled           |                  | 35  | 50   | mA |

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ .

<sup>‡</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

NOTES: 5. Refer to EIA standards RS-422-A, RS-423-A, and RS-485-A for exact conditions.

6. Not more than one output should be shorted at a time.

#### switching characteristics at $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (unless otherwise noted)

|                  | PARAMETER                                       |                             |                           | TEST CONDITIONS |    | TYP | MAX | UNIT |
|------------------|-------------------------------------------------|-----------------------------|---------------------------|-----------------|----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level outp | , low- to high-level output |                           |                 | 15 | 25  | 37  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level outp | ut                          | C <sub>L</sub> = 15 pF,   | See Figure 6    | 15 | 25  | 37  | ns   |
| <sup>t</sup> PZH | Output enable time to high level                | SN75ALS1177                 | $C_{L} = 100 \text{ pF},$ | See Figure 7    | 10 | 20  | 30  | ns   |
| <sup>t</sup> PZL | Output enable time to low level                 | SN75ALS1177                 | $C_{L} = 100 \text{ pF},$ | See Figure 7    | 10 | 20  | 30  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level             | SN75ALS1177                 | C <sub>L</sub> = 15 pF,   | See Figure 7    | 5  | 12  | 16  | ns   |
| <sup>t</sup> PLZ | Output disable time from low level              | SN75ALS1177                 | CL = 15 pF,               | See Figure 7    | 5  | 12  | 16  | ns   |



SLLS154A – MARCH 1993 – REVISED MAY 1995



#### Figure 1. Driver Test Circuit, V<sub>OD</sub> and V<sub>OC</sub>



Figure 2. Receiver Test Circuit, VOH and VOL



PARAMETER MEASUREMENT INFORMATION

DRIVER TEST CIRCUIT

DRIVER VOLTAGE WAVEFORMS

NOTES: A. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  10 ns, t<sub>f</sub>  $\leq$  10 ns. B. C<sub>L</sub> includes probe and jig capacitance.

#### Figure 3. Driver Propagation Delay Times





#### Figure 4. Driver Enable and Disable TImes



SLLS154A - MARCH 1993 - REVISED MAY 1995



NOTES: A. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  10 ns, t<sub>f</sub>  $\leq$  10 ns. B. C<sub>1</sub> includes probe and jig capacitance.



#### Figure 5. Driver Enable and Disable Times



#### **Figure 6. Receiver Propagation Delay Times**



SLLS154A – MARCH 1993 – REVISED MAY 1995



NOTES: A. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  10 ns. t<sub>f</sub>  $\leq$  10 ns. B. C<sub>L</sub> includes probe and jig capacitance.

Figure 7. Receiver Output Enable and Disable TImes



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated