# High Gain Bandwidth Product Precision Fast FET ${ }^{\text {m＂}}$ Op Amp 

## FEATURES

－FET input amplifier： 0.6 pA input bias current
－Stable for gains $\geq 8$
－High speed
－ $54 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth（ $\mathrm{G}=+10$ ）
－ 640 V／$\mu \mathrm{s}$ slew rate
－Low noise
－ $6.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
－ $0.6 \mathrm{fA} / \sqrt{ } \mathrm{Hz}$
－Low offset voltage（ 1.0 mV max）
－Wide supply voltage range： 5 V to 24 V
－No phase reversal
－Low input capacitance
－Single－supply and rail－to－rail output
－Excellent distortion specs：SFDR 95 dBc＠ 1 MHz
－High common－mode rejection ratio：－106 dB
－Low power： 6.5 mA typical supply current
－Low cost
－Small packaging：SOT－23－5

## APPLICATIONS

－Photodiode preamplifier
－Precision high gain amplifier
－High gain，high bandwidth composite amplifier

## GENERAL DESCRIPTION

The AD8067 Fast FET ${ }^{\text {TM }} \mathrm{amp}$ is a voltage feedback amplifier with FET inputs offering wide bandwidth（ $54 \mathrm{MHz} @ \mathrm{G}=+10$ ）and high slew rate（ $640 \mathrm{~V} / \mu \mathrm{s}$ ）．The AD8067 is fabricated in a proprietary， dielectrically isolated eXtra Fast Complementary Bipolar process （XFCB）that enables high speed，low power，and high performance FET input amplifiers．

The AD8067 is designed to work in applications that require high speed and low input bias current，such as fast photodiode preamplifiers．As required by photodiode applications，the laser trimmed AD8067 has excellent dc voltage offset（ 1.0 mV max） and drift（ $15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max）．

## CONNECTION DIAGRAM



Figure 1．Connection Diagram（Top View）
The FET input bias current（ $5 \mathrm{pA} \max$ ）and low voltage noise $(6.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz})$ also contribute to making it appropriate for precision applications．With a wide supply voltage range（ 5 V to 24 V ）and rail－to－rail output，the AD8067 is well suited to a variety of applications that require wide dynamic range and low distortion．

The AD8067 amplifier consumes only 6.5 mA of supply current， while capable of delivering 30 mA of load current and driving capacitive loads of 100 pF ．The AD8067 amplifier is available in a SOT－23－5 package and is rated to operate over the industrial temperature range，$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ．


Figure 2．Small Signal Frequency Response

[^0] or otherwise under any patent or patent rights of Analog Devices．Trademarks and

## AD8067

## TABLE OF CONTENTS

AD8067-Specifications for $\pm 5 \mathrm{~V}$....................................................... 4
AD8067-Specifications for +5 V ... 5

AD8067-Specifications for $\pm 12$ V.................................................... 6
Absolute Maximum Ratings ............................................................ 7
Maximum Power Dissipation........................................................ 7
Typical Performance Characteristics ................................................ 8
Test Circuits.................................................................................... 13
Theory of Operation ...................................................................... 15
Basic Frequency Response.................................................................. 15
Resistor Selection for Wideband Operation..................................... 16
Input and Output Overload Behavior......................................... 17

## TABLES

Table 1. Recommended Values of $\mathrm{R}_{\mathrm{G}}$ and $\mathrm{R}_{\mathrm{F}} \ldots \ldots . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~ 15 ~$
Table 2. RMS Noise Contributions of Photodiode Preamp............. 20
Input Protection ..... 18
Capacitive Load Drive ..... 18
Layout, Grounding, and Bypassing Considerations ..... 18
Applications ..... 20
Wideband Photodiode Preamp ..... 20
Using the AD8067 at Gains of Less Than 8 ..... 21
Single-Supply Operation ..... 22
High Gain, High Bandwidth Composite Amplifier. ..... 22
Outline Dimensions ..... 24
Ordering Guide ..... 24
Table 3. Ordering Guide ..... 24

## REVISION HISTORY

Revision 0: Initial Version

## FIGURES

Figure 1.Connection Diagram (Top View)....................................... 1
Figure 2. Small Signal Frequency Response .. 1

Figure 3. Maximum Power Dissipation vs. Temperature for
a 4-Layer Board. .....  7
Figure 4. Small Signal Frequency Response for Various Gains .....  8
Figure 5. Small Signal Frequency Response for Various Supplies ..... 8
Figure 6. Large Signal Frequency Response for Various Supplies .....  8
Figure 7. 0.1 dB Flatness Frequency Response .....  8
Figure 8. Small Signal Frequency Response for Various CLOAD ... .....  8
Figure 9. Frequency Response for Various Output Amplitudes .. .....  8
Figure 10. Small Signal Frequency Response for Various $\mathrm{R}_{\mathrm{F}}$ .....  9
Figure 11. Distortion vs. Frequency for Various Loads .....  9
Figure 12. Distortion vs. Frequency for Various Amplitudes. .....  9
Figure 13. Open-Loop Gain and Phase .....  9
Figure 14. Distortion vs. Frequency for Various Supplies .....  9
Figure 15. Distortion vs. Output Amplitude for Various Loads .....  9
Figure 16. Small Signal Transient Response 5 V Supply ..... 10
Figure 17. Output Overdrive Recovery ..... 10
Figure 18. Long-Term Settling Time. ..... 10
Figure 19. Small Signal Transient Response $\pm 5 \mathrm{~V}$ Supply ..... 10
Figure 20. Large Signal Transient Response ..... 10
Figure 21. 0.1\% Short-Term Settling Time ..... 10
Figure 22. Input Bias Current vs. Temperature. ..... 11
Figure 23. Input Offset Voltage Histogram ..... 11
Figure 24. Voltage Noise. ..... 11
Figure 25. Input Bias Current vs. Common-Mode Voltage. ..... 11
Figure 26. Input Offset Voltage vs. Common-Mode Voltage. ..... 11
Figure 27. CMRR vs. Frequency ..... 11
Figure 28. Output Impedance vs. Frequency ..... 12
Figure 29. Output Saturation Voltage vs. Output Load Current. ..... 12
Figure 30. PSRR vs. Frequency ..... 12
Figure 31. Quiescent Current vs. Temperature for Various Supply Voltages. ..... 12
Figure 32. Output Saturation Voltage vs. Temperature ..... 12
Figure 33. Open-Loop Gain vs. Load Current for Various Supplies ..... 12
Figure 34. Standard Test Circuit. ..... 13
Figure 35. Open-Loop Gain Test Circuit ..... 13
Figure 36. Test Circuit for Capacitive Load ..... 13
Figure 37. CMRR Test Circuit. ..... 14
Figure 38. Positive PSRR Test Circuit. ..... 14
Figure 39. Output Impedance Test Circuit ..... 14
Figure 40. Noninverting Gain Configuration ..... 15
Figure 41. Open-Loop Frequency Response ..... 15
Figure 42. Inverting Gain Configuration. ..... 15
Figure 43. Input and Board Capacitances. ..... 16
Figure 44. Op Amp DC Error Sources ..... 17
Figure 45. Simplified Input Schematic ..... 17
Figure 46 Current Limiting Resistor ..... 18
Figure 47. Guard-Ring Configurations ..... 18
Figure 48. Guard-Ring Layout SOT-23-5 ..... 18
Figure 49. Wideband Photodiode Preamp ..... 20
Figure 50. Photodiode Voltage Noise Contributions ..... 20
Figure 51. Photodiode Preamplifier ..... 21
Figure 52. Photodiode Preamplifier Frequency Response ..... 21
Figure 53. Photodiode Preamplifier Pulse Response ..... 21
Figure 54. Gain of Less than 2 Schematic ..... 21
Figure 55. Gain of 2 Pulse Response ..... 22
Figure 56. Single-Supply Operation Schematic ..... 22
Figure 57. AD8067/AD8009 Composite ..... 23
Figure 58. Gain Bandwidth Response ..... 23
Figure 59. Large Signal Response ..... 23
Figure 60. Small Signal Response ..... 23
Figure 61.5-Lead Plastic Surface Mount Package ..... 24

## AD8067

## AD8067-SPECIFICATIONS FOR $\pm 5 \mathrm{~V}$

$V_{S}= \pm 5 \mathrm{~V}\left(@ T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+\mathbf{1 0}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$, Unless Otherwise Noted.)

| Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE | -3 dB Bandwidth | $\mathrm{V}_{\mathrm{o}}=0.2 \mathrm{~V}$ p-p | 39 | 54 |  | MHz |
|  |  | $\mathrm{V}_{0}=2 \mathrm{~V}$ p-p |  | 54 |  | MHz |
|  | Bandwidth for 0.1 dB Flatness | $\mathrm{V}_{\mathrm{o}}=0.2 \mathrm{Vp-p}$ |  | 8 |  | MHz |
|  | Output Overdrive Recovery Time (Pos/Neg) | $\mathrm{V}_{1}= \pm 0.6 \mathrm{~V}$ |  | 115/190 |  | ns |
|  | Slew Rate | $\mathrm{V}_{\mathrm{o}}=5 \mathrm{~V}$ Step | 500 | 640 |  | V/ $/ \mathrm{s}$ |
|  | Settling Time to 0.1\% | $\mathrm{V}_{\mathrm{o}}=5 \mathrm{~V}$ Step |  | 27 |  | ns |
| NOISE/DISTORTION PERFORMANCE | Spurious Free Dynamic Range (SFDR) | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}$, $2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 95 |  | dBc |
|  |  | $\mathrm{fc}_{\mathrm{c}}=1 \mathrm{MHz}, 8 \mathrm{Vp-p}$ |  | 84 |  | dBC |
|  |  | $\mathrm{fc}_{\mathrm{c}}=5 \mathrm{MHz}, 2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 82 |  | dBC |
|  |  | $\mathrm{fc}_{\mathrm{c}}=1 \mathrm{MHz}, 2 \mathrm{Vp-p} \mathrm{RL}=,150 \Omega$ |  | 72 |  | dBc |
|  | Input Voltage Noise | $\mathrm{f}=10 \mathrm{kHz}$ |  | 6.6 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | Input Current Noise | $\mathrm{f}=10 \mathrm{kHz}$ |  | 0.6 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE | Input Offset Voltage |  |  | 0.2 | 1.0 | mV |
|  | Input Offset Voltage Drift |  |  | 1 | 15 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Input Bias Current |  |  | 0.6 | 5 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | 25 |  | pA |
|  | Input Offset Current |  |  | 0.2 | 1 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | 1 |  | pA |
|  | Open-Loop Gain | $\mathrm{V}_{\mathrm{O}}= \pm 3 \mathrm{~V}$ | 103 | 119 |  | dB |
| INPUT CHARACTERISTICS | Common-Mode Input Impedance |  |  | 1000\||1.5 |  | G /\\|pF |
|  | Differential Input Impedance |  |  | 1000\||2.5 |  | G /\\|pF |
|  | Input Common-Mode Voltage Range |  | -5.0 |  | 2.0 | V |
|  | Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{C M}=-1 \mathrm{~V}$ to +1 V | -85 | -106 |  | dB |
| OUTPUT <br> CHARACTERISTICS | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | -4.86 to +4.83 | -4.92 to +4.92 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | -4.67 to +4.72 |  | V |
|  | Output Current | SFDR > $60 \mathrm{dBc}, \mathrm{f}=1 \mathrm{MHz}$ |  | 30 |  | mA |
|  | Short Circuit Current |  |  | 105 |  | mA |
|  | Capacitive Load Drive | 30\% over shoot |  | 120 |  | pF |
| POWER SUPPLY | Operating Range |  | 5 |  | 24 | V |
|  | Quiescent Current |  |  | 6.5 | 6.8 | mA |
|  | Power Supply Rejection Ratio (PSRR) |  | -90 | -109 |  | dB |

## AD8067-SPECIFICATIONS FOR +5 V

$V_{S}=+5 \mathrm{~V}$ (@ $\mathrm{T}_{\mathrm{A}}=+\mathbf{2 5 ^ { \circ }} \mathrm{C}, \mathrm{G}=+\mathbf{1 0}, \mathrm{R}_{\mathrm{L}}=\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega$, Unless Otherwise Noted.)

| Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE | -3 dB Bandwidth | $\mathrm{V}_{\mathrm{o}}=0.2 \mathrm{~V}$ p-p | 36 | 54 |  | MHz |
|  |  | $\mathrm{V}_{\mathrm{o}}=2 \mathrm{~V} p-\mathrm{p}$ |  | 54 |  | MHz |
|  | Bandwidth for 0.1 dB Flatness | $\mathrm{V}_{\mathrm{o}}=0.2 \mathrm{~V} p-\mathrm{p}$ |  | 8 |  | MHz |
|  | Output Overdrive Recovery Time (Pos/Neg) | $\mathrm{V}_{1}=+0.6 \mathrm{~V}$ |  | 150/200 |  | ns |
|  | Slew Rate | $\mathrm{V}_{0}=3 \mathrm{~V}$ Step | 390 | 490 |  | $\mathrm{V} / \mu \mathrm{s}$ |
|  | Settling Time to 0.1\% | $\mathrm{V}_{\mathrm{o}}=2 \mathrm{~V}$ Step |  | 25 |  | ns |
| NOISE/DISTORTION PERFORMANCE | Spurious Free Dynamic Range (SFDR) | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, 2 \mathrm{~V}$-p |  | 86 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, 4 \mathrm{~V}$ - p |  | 74 |  | dBc |
|  |  | $\mathrm{fc}_{\mathrm{c}}=5 \mathrm{MHz}, 2 \mathrm{~V}$-p |  | 60 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, 2 \mathrm{~V}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | 72 |  | dBc |
|  | Input Voltage Noise | $\mathrm{f}=10 \mathrm{kHz}$ |  | 6.6 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | Input Current Noise | $\mathrm{f}=10 \mathrm{kHz}$ |  | 0.6 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE | Input Offset Voltage |  |  | 0.2 | 1.0 | mV |
|  | Input Offset Voltage Drift |  |  | 1 | 15 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Input Bias Current |  |  | 0.5 | 5 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | 25 |  | pA |
|  | Input Offset Current |  |  | 0.1 | 1 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  |  |  | pA |
|  | Open-Loop Gain | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ to 4.5 V | 100 | 117 |  | dB |
| INPUT CHARACTERISTICS | Common-Mode Input Impedance |  |  | 1000\||2.3 |  | G $\Omega \\| \mid \mathrm{pF}$ |
|  | Differential Input Impedance |  |  | 1000\||2.5 |  | $\mathrm{G} \Omega\|\mid \mathrm{pF}$ |
|  | Input Common-Mode Voltage Range |  | 0 |  | 2.0 | V |
|  | Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{\text {CM }}=0.5 \mathrm{~V}$ to 1.5 V | -81 | -98 |  | dB |
| OUTPUT CHARACTERISTICS | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 0.07 to 4.89 | 0.03 to 4.94 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | 0.08 to 4.83 |  | V |
|  | Output Current | SFDR > $60 \mathrm{dBc}, \mathrm{f}=1 \mathrm{MHz}$ |  | 22 |  | mA |
|  | Short Circuit Current |  |  | 95 |  | mA |
|  | Capacitive Load Drive | 30\% over shoot |  | 120 |  | pF |
| POWER SUPPLY | Operating Range |  | 5 |  | 24 | V |
|  | Quiescent Current |  |  | 6.4 | 6.7 | mA |
|  | Power Supply Rejection Ratio (PSRR) |  | -87 | -103 |  | dB |

## AD8067

## AD8067-SPECIFICATIONS FOR $\pm 12 \mathrm{~V}$

$\mathrm{V}_{\mathrm{S}}= \pm \mathbf{1 2 \mathrm { V }}$ (@ $\mathrm{T}_{\mathrm{A}}=+\mathbf{2 5 ^ { \circ }} \mathrm{C}, \mathrm{G}=+\mathbf{1 0}, \mathrm{R}_{\mathrm{L}}=\mathrm{R}_{\mathrm{F}}=\mathbf{1} \mathrm{k} \Omega$, Unless Otherwise Noted.)

| Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE | -3 dB Bandwidth | $\mathrm{V}_{\mathrm{o}}=0.2 \mathrm{Vp-p}$ | 39 | 54 |  | MHz |
|  |  | $\mathrm{V}_{0}=2 \mathrm{Vp}-\mathrm{p}$ |  | 53 |  | MHz |
|  | Bandwidth for 0.1 dB Flatness | $\mathrm{V}_{\mathrm{o}}=0.2 \mathrm{Vp-p}$ |  | 8 |  | MHz |
|  | Output Overdrive Recovery Time (Pos/Neg) | $\mathrm{V}_{1}= \pm 1.5 \mathrm{~V}$ |  | 75/180 |  | ns |
|  | Slew Rate | $\mathrm{V}_{\mathrm{o}}=5 \mathrm{~V}$ Step | 500 | 640 |  | V/ $\mu \mathrm{s}$ |
|  | Settling Time to 0.1\% | $\mathrm{V}_{\mathrm{o}}=5 \mathrm{~V}$ Step |  | 27 |  | ns |
| NOISE/DISTORTION PERFORMANCE | Spurious Free Dynamic Range (SFDR) | $\mathrm{fc}_{\mathrm{c}}=1 \mathrm{MHz}, 2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 92 |  | dBC |
|  |  | $\mathrm{fc}_{\mathrm{c}}=1 \mathrm{MHz}, 20 \mathrm{Vp}-\mathrm{p}$ |  | 84 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, 2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 74 |  | dBC |
|  |  | $\mathrm{fc}_{\mathrm{c}}=1 \mathrm{MHz}, 2 \mathrm{~V} p-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | 72 |  | dBc |
|  | Input Voltage Noise | $\mathrm{f}=10 \mathrm{kHz}$ |  | 6.6 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | Input Current Noise | $\mathrm{f}=10 \mathrm{kHz}$ |  | 0.6 |  | $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ |
| DC PERFORMANCE | Input Offset Voltage |  |  | 0.2 | 1.0 | mV |
|  | Input Offset Voltage Drift |  |  | 1 | 15 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Input Bias Current |  |  | 1.0 | 5 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | 25 |  | pA |
|  | Input Offset Current |  |  | 0.2 | 1 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  |  |  | pA |
|  | Open-Loop Gain | $\mathrm{V}_{\mathrm{o}}= \pm 10 \mathrm{~V}$ | 107 | 119 |  | dB |
| INPUT CHARACTERISTICS | Common-Mode Input Impedance |  |  | 1000\||1.5 |  | G /\||pF |
|  | Differential Input Impedance |  |  | 1000\||2.5 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
|  | Input Common-Mode Voltage Range |  | -12.0 |  | 9.0 | V |
|  | Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{\mathrm{CM}}=-1 \mathrm{~V}$ to +1 V | -89 | -108 |  | dB |
| OUTPUT CHARACTERISTICS | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | -11.70 to +11.70 | -11.85 to +11.84 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -11.31 to +11.73 |  | V |
|  | Output Current | SFDR > $60 \mathrm{dBc}, \mathrm{f}=1 \mathrm{MHz}$ |  | 26 |  | mA |
|  | Short Circuit Current |  |  | 125 |  | mA |
|  | Capacitive Load Drive | 30\% over shoot |  | 120 |  | pF |
| POWER SUPPLY | Operating Range |  | 5 |  | 24 | V |
|  | Quiescent Current |  |  | 6.6 | 7.0 | mA |
|  | Power Supply Rejection Ratio (PSRR) |  | -86 | -97 |  | dB |

## ABSOLUTE MAXIMUM RATINGS

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 26.4 V |
| Power Dissipation | See Figure 3 |
| Common-Mode Input Voltage | $\mathrm{V}_{\mathrm{EE}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Differential Input Voltage | 1.8 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature Range <br> (Soldering 10 sec) | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Maximum Power Dissipation

The associated raise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die limits the maximum safe power dissipation in the AD8067 package. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic will change its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8067. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period of time can result in changes in the silicon devices, potentially causing failure.

The power dissipated in the package $\left(P_{D}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive. The quiescent power is the voltage between the supply pins $\left(V_{S}\right)$ times the quiescent current $\left(I_{S}\right)$. Assuming the load $\left(R_{L}\right)$ is referenced to midsupply, the total drive power is $V_{S} / 2 \times I_{\text {OUT }}$, some of which is dissipated in the package and some in the load $\left(V_{\text {OUT }} \times I_{O U T}\right)$. The difference between the total drive power and the load power is the drive power dissipated in the package. RMS output voltages should be considered.

$$
\begin{gathered}
P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power }) \\
\qquad P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{\text {OUT }}}{R_{L}}\right)-\frac{V_{\text {OUT }}{ }^{2}}{R_{L}}
\end{gathered}
$$

If $R_{L}$ is referenced to $V_{S-}$ as in single-supply operation, then the total drive power is $V_{S} \times$ Iout.

If the RMS signal levels are indeterminate, then consider the worst case, when $V_{\text {out }}=V_{S} / 4$ for $R_{L}$ to midsupply:

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(V_{S} / 4\right)^{2}}{R_{L}}
$$

In single-supply operation with $\mathrm{R}_{\mathrm{L}}$ referenced to $V_{S-\text {, worst case is }}$ $V_{\text {out }}=V_{s} / 2$.

Airflow will increase heat dissipation effectively, reducing $\theta_{\mathrm{JA}}$. In addition, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes will reduce the $\theta_{\mathrm{J} A}$.

Figure 3 shows the maximum safe power dissipation in the package versus ambient temperature for the SOT-23-5 $\left(180^{\circ} \mathrm{C} / \mathrm{W}\right)$ package on a JEDEC standard 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.

It should be noted that for every $10^{\circ} \mathrm{C}$ rise in temperature, $\mathrm{I}_{\mathrm{B}}$ approximately doubles (See Figure 22).


Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## AD8067

## TYPICAL PERFORMANCE CHARACTERISTICS

Default Conditions $V_{S}= \pm 5 \mathrm{~V}$ ( $@ \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{G}=+10, \mathrm{R}_{\mathrm{L}}=\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega$, Unless Otherwise Noted.)


Figure 4. Small Signal Frequency Response for Various Gains


Figure 5. Small Signal Frequency Response for Various Supplies


Figure 6. Large Signal Frequency Response for Various Supplies


Figure 7. 0.1 dB Flatness Frequency Response


Figure 8. Small Signal Frequency Response for Various CLOAD


Figure 9. Frequency Response for Various Output Amplitudes


Figure 10. Small Signal Frequency Response for Various RF


Figure 11. Distortion vs. Frequency for Various Loads


Figure 12. Distortion vs. Frequency for Various Amplitudes


Figure 13. Open-Loop Gain and Phase


Figure 14. Distortion vs. Frequency for Various Supplies


Figure 15. Distortion vs. Output Amplitude for Various Loads


Figure 16. Small Signal Transient Response 5 V Supply


Figure 17. Output Overdrive Recovery


Figure 18. Long-Term Settling Time


Figure 19. Small Signal Transient Response $\pm 5$ V Supply


Figure 20. Large Signal Transient Response


Figure 21. 0.1\% Short-Term Settling Time


Figure 22. Input Bias Current vs. Temperature


Figure 23. Input Offset Voltage Histogram


Figure 24. Voltage Noise


Figure 25. Input Bias Current vs. Common-Mode Voltage


Figure 26. Input Offset Voltage vs. Common-Mode Voltage


Figure 27. CMRR vs. Frequency


Figure 28. Output Impedance vs. Frequency


Figure 29. Output Saturation Voltage vs. Output Load Current


Figure 30. PSRR vs. Frequency


Figure 31. Quiescent Current vs. Temperature for Various Supply Voltages


Figure 32. Output Saturation Voltage vs. Temperature


Figure 33. Open-Loop Gain vs. Load Current for Various Supplies

## TEST CIRCUITS



Figure 34. Standard Test Circuit


Figure 35. Open-Loop Gain Test Circuit


Figure 36. Test Circuit for Capacitive Load


Figure 37. CMRR Test Circuit


Figure 38. Positive PSRR Test Circuit


Figure 39. Output Impedance Test Circuit

## THEORY OF OPERATION

The AD8067 is a low noise, wideband, voltage feedback operational amplifier that combines a precision JFET input stage with Analog Devices' dielectrically isolated eXtra Fast Complementary Bipolar (XFCB) process BJTs. Operating supply voltages range from 5 V to 24 V . The amplifier features a patented rail-to-rail output stage capable of driving within 0.25 V of either power supply while sourcing or sinking 30 mA . The JFET input, composed of N -channel devices, has a common-mode input range that includes the negative supply rail and extends to 3 V below the positive supply. In addition, the potential for phase reversal behavior has been eliminated for all input voltages within the power supplies.

The combination of low noise, dc precision, and high bandwidth makes the AD8067 uniquely suited for wideband, very high input impedance, high gain buffer applications. It will also prove useful in wideband transimpedance applications, such as a photodiode interface, that require very low input currents and dc precision.

## Basic Frequency Response

The AD8067's typical open-loop response (see Figure 41) shows a phase margin of $60^{\circ}$ at a gain of +10 . Typical configurations for noninverting and inverting voltage gain applications are shown in Figure 40 and Figure 42.

The closed-loop frequency response of a basic noninverting gain configuration can be approximated using the equation:

$$
\begin{gathered}
\text { Closed Loop }-3 d B \text { Frequency }=(G B P) \times \frac{R_{G}}{\left(R_{F}+R_{G}\right)} \\
D C \text { Gain }=R_{F} / R_{G}+1
\end{gathered}
$$

GBP is the gain bandwidth product of the amplifier. Typical GBP for the AD8067 is 300 MHz . See Table 1 for recommended values of $\mathrm{R}_{\mathrm{G}}$ and $\mathrm{R}_{\mathrm{F}}$.

$$
\text { Noninverting Configuration Noise Gain }=\frac{R_{F}}{R_{G}}+1
$$



Figure 40. Noninverting Gain Configuration


Figure 41. Open-Loop Frequency Response
The bandwidth formula only holds true when the phase margin of the application approaches $90^{\circ}$, which it will in high gain configurations. The bandwidth of the AD8067 used in a $\mathrm{G}=+10$ buffer is 54 MHz , considerably faster than the 30 MHz predicted by the closed loop -3 dB frequency equation. This extended bandwidth is due to the phase margin being at $60^{\circ}$ instead of $90^{\circ}$. Gains lower than +10 will show an increased amount of peaking, as shown in Figure 4. For gains lower than +7 , use the AD8065, a unity gain stable JFET input op amp with a unity gain bandwidth of 145 MHz , or refer to the Applications section for using the AD8067 in a gain of 2 configuration.

| Gain | $\mathbf{R}_{\mathbf{G}} \mathbf{( \Omega )}$ | $\mathbf{R}_{\mathbf{F}}(\mathbf{k} \mathbf{\Omega})$ | $\mathbf{B W}(\mathbf{M H z})$ |
| :--- | :--- | :--- | :--- |
| 10 | 110 | 1 | 54 |
| 20 | 49.9 | 1 | 15 |
| 50 | 20 | 1 | 6 |
| 100 | 10 | 1 | 3 |

Table 1. Recommended Values of $R_{G}$ and $R_{F}$


FOR BEST PERFORMANCE, SET $\mathbf{R X}_{\mathrm{X}}=\left(\mathbf{R}_{\mathbf{S}}+\mathbf{R}_{\mathrm{G}}\right) \| \mathrm{R}_{\mathrm{F}}$

## AD8067

For inverting voltage gain applications, the source impedance of the input signal must be considered because that will set the application's noise gain as well as the apparent closed-loop gain. The basic frequency equation for inverting applications is below.

$$
\begin{gathered}
\text { Closed Loop- } 3 d B \text { Frequency }=(G B P) \times \frac{R_{G}+R_{S}}{R_{F}+R_{G}+R_{S}} \\
D C \text { Gain }=-\frac{R_{F}}{R_{G}+R_{S}}
\end{gathered}
$$

GBP is the gain bandwidth product of the amplifier, and $\mathrm{R}_{s}$ is the signal source resistance.

$$
\text { Inverting Configuration Noise Gain }=\frac{R_{F}+R_{G}+R_{S}}{R_{G}+R_{S}}
$$

It is important that the noise gain for inverting applications be kept above 6 for stability reasons. If the signal source driving the inverter is another amplifier, take care that the driving amplifier shows low output impedance through the frequency span of the expected closed-loop bandwidth of the AD8067.

## Resistor Selection for Wideband Operation

Voltage feedback amplifiers can use a wide range of resistor values to set their gain. Proper design of the application's feedback network requires consideration of the following issues:

- Poles formed by the amplifier's input capacitances with the resistances seen at the amplifier's input terminals
- Effects of mismatched source impedances
- Resistor value impact on the application's output voltage noise
- Amplifier loading effects

The AD8067 has common-mode input capacitances ( $\mathrm{C}_{\mathrm{M}}$ ) of 1.5 pF and a differential input capacitance $\left(\mathrm{C}_{\mathrm{D}}\right)$ of 2.5 pF . This is illustrated in Figure 43. The source impedance driving the positive input of a noninverting buffer will form a pole primarily with the amplifier's common-mode input capacitance as well as any parasitic capacitance due to the board layout (CPAR). This will limit the obtainable bandwidth. For $\mathrm{G}=+10$ buffers, this bandwidth limit will become apparent for source impedances $>1 \mathrm{k} \Omega$.


Figure 43. Input and Board Capacitances
There will be a pole in the feedback loop response formed by the source impedance seen by the amplifier's negative input ( $\mathrm{R}_{\mathrm{G}} \| \mathrm{R}_{\mathrm{F}}$ ) and the sum of the amplifier's differential input capacitance, common-mode input capacitance, and any board parasitic capacitance. This will decrease the loop phase margin and can cause stability problems, i.e., unacceptable peaking and ringing in the response. To avoid this problem it is recommended that the resistance at the AD8067's negative input be kept below $200 \Omega$ for all wideband voltage gain applications.

Matching the impedances at the inputs of the AD8067 is also recommended for wideband voltage gain applications. This will minimize nonlinear common-mode capacitive effects that can significantly degrade settling time and distortion performance.

The AD8067 has a low input voltage noise of $6.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. Source resistances greater than $500 \Omega$ at either input terminal will notably increase the apparent Referred to Input (RTI) voltage noise of the application.

The amplifier must supply output current to its feedback network, as well as to the identified load. For instance, the load resistance presented to the amplifier in Figure 40 is $R_{\text {LOAD }} \|\left(R_{F}+R_{G}\right)$. For an $R_{\text {LOAD }}$ of $100 \Omega, R_{F}$ of $1 \mathrm{k} \Omega$, and $\mathrm{R}_{\mathrm{G}}$ of $100 \Omega$, the amplifier will be driving a total load resistance of about $92 \Omega$. This becomes more of an issue as $\mathrm{R}_{\mathrm{F}}$ decreases. The AD8067 is rated to provide 30 mA of low distortion output current. Heavy output drive requirements also increase the part's power dissipation and should be taken into account

## DC ERROR CALCULATIONS

Figure 44 illustrates the primary dc errors associated with a voltage feedback amplifier. For both inverting and noninverting configurations:

$$
\begin{gathered}
\text { Output Voltage Error due to } V_{O S}=V_{O S}\left(\frac{R_{G}+R_{F}}{R_{G}}\right) \\
\text { Output Voltage Error due to } I_{B}=I_{B+} \times R_{S}\left(\frac{R_{F}+R_{G}}{R_{G}}\right)-I_{B-} \times R_{F}
\end{gathered}
$$

Total error is the sum of the two.

DC common-mode and power supply effects can be added by modeling the total Vos with the expression:

$$
V_{O S}(\text { tot })=V_{O S}(\text { nom })+\frac{\Delta V_{S}}{P S R}+\frac{\Delta V_{C M}}{C M R}
$$

$V_{O S}$ (nom) is the offset voltage specified at nominal conditions ( 1 mV max). $\Delta V_{S}$ is the change in power supply voltage from nominal conditions. $P S R$ is power supply rejection ( 90 dB minimum). $\Delta V_{C M}$ is the change in common-mode voltage from nominal test conditions. CMR is common-mode rejection ( 85 dB minimum for the AD8067).


Figure 44. Op Amp DC Error Sources

## Input and Output Overload Behavior

A simplified schematic of the AD8067 input stage is shown in Figure 45 . This shows the cascoded N-channel JFET input pair, the ESD and other protection diodes, and the auxiliary NPN input stage that eliminates phase inversion behavior.

When the common-mode input voltage to the amplifier is driven to within approximately 3 V of the positive power supply, the input JFET's bias current will turn off, and the bias of the NPN pair will turn on, taking over control of the amplifier. The NPN differential pair now sets the amplifier's offset, and the input bias current is now in the range of several tens of microamps. This behavior is illustrated in Figure 25 and Figure 26. Normal operation resumes when the common-mode voltage goes below the 3 V from the positive supply threshold.

The output transistors have circuitry included to limit the extent of their saturation when the output is overdriven. This improves output recovery time. A plot of the output recovery time for the AD8067 used as a $\mathrm{G}=+10$ buffer is shown in Figure 17.


Figure 45. Simplified Input Schematic

## AD8067

## Input Protection

The inputs of the AD8067 are protected with back-to-back diodes between the input terminals as well as ESD diodes to either power supply. The result is an input stage with picoamp level input currents that can withstand 2 kV ESD events (human body model) with no degradation.

Excessive power dissipation through the protection devices will destroy or degrade the performance of the amplifier. Differential voltages greater than 0.7 V will result in an input current of approximately $\left.\left(\left|V_{+}-V_{-}\right|-0.7 V\right) /\left(R_{I}+R_{G}\right)\right)$, where $R_{I}$ and $R_{G}$ are the resistors (see Figure 46). For input voltages beyond the positive supply, the input current will be about ( $V_{I}-V_{C C}-0.7 V$ ) $/ R_{I}$. For input voltages beyond the negative supply, the input current will be about $\left(V_{I}-V_{E E}+0.7 V\right) / R_{I I}$. For any of these conditions, $R_{I}$ should be sized to limit the resulting input current to 50 mA or less.


Figure 46. Current Limiting Resistor

## Capacitive Load Drive

Capacitive load introduces a pole in the amplifier loop response due to the finite output impedance of the amplifier. This can cause excessive peaking and ringing in the response. The AD8067 with a gain of +10 will handle up to a 30 pF capacitive load without an excessive amount of peaking (see Figure 8). If greater capacitive load drive is required, consider inserting a small resistor in series with the load ( $24.9 \Omega$ is a good value to start with). Capacitive load drive capability also increases as the gain of the amplifier increases.

## Layout, Grounding, and Bypassing Considerations

## LAYOUT

In extremely low input bias current amplifier applications, stray leakage current paths must be kept to a minimum. Any voltage differential between the amplifier inputs and nearby traces will set up a leakage path through the PCB. Consider a 1 V signal and $100 \mathrm{G} \Omega$ to ground present at the input of the amplifier. The resultant leakage current is 10 pA ; this is ten times the input bias current of the amplifier. Poor PCB layout, contamination, and the board material can create large leakage currents. Common contaminants on boards are skin oils, moisture, solder flux, and cleaning agents. Therefore, it is imperative that the board be thoroughly cleaned and the board surface be free of contaminants to fully take advantage of the AD8067's low input bias currents.

To significantly reduce leakage paths, a guard ring/shield around the inputs should be used. The guard ring circles the input pins and is driven to the same potential as the input signal, thereby reducing the potential difference between pins. For the guard ring to be completely effective, it must be driven by a relatively low impedance source and should completely surround the input leads on all sides, above, and below, using a multilayer board (see Figure 47). The SOT-23-5 package presents a challenge in keeping the leakage paths to a minimum. The pin spacing is very tight, so extra care must be used when constructing the guard ring (see Figure 48 for recommended guard-ring construction).


Figure 47. Guard-Ring Configurations


Figure 48. Guard-Ring Layout SOT-23-5

## GROUNDING

To minimize parasitic inductances and ground loops in high speed, densely populated boards, a ground plane layer is critical. Understanding where the current flows in a circuit is critical in the implementation of high speed circuit design. The length of the current path is directly proportional to the magnitude of the parasitic inductances and thus the high frequency impedance of the path. Fast current changes in an inductive ground return will create unwanted noise and ringing.

The length of the high frequency bypass capacitor leads is critical. A parasitic inductance in the bypass grounding will work against the low impedance created by the bypass capacitor. Because load currents flow from supplies as well as ground, the load should be placed at the same physical location as the bypass capacitor ground. For large values of capacitors, which are intended to be effective at lower frequencies, the current return path length is less critical.

## POWER SUPPLY BYPASSING

Power supply pins are actually inputs and care must be taken to provide a clean, low noise dc voltage source to these inputs. The bypass capacitors have two functions:

1. Provide a low impedance path for unwanted frequencies from the supply inputs to ground, thereby reducing the effect of noise on the supply lines
2. Provide localized charge storage-this is usually accomplished with larger electrolytic capacitors

Decoupling methods are designed to minimize the bypassing impedance at all frequencies. This can be accomplished with a combination of capacitors in parallel to ground. Good quality ceramic chip capacitors (X7R or NPO) should be used and always kept as close to the amplifier package as possible. A parallel combination of a $0.1 \mu \mathrm{~F}$ ceramic and a $10 \mu \mathrm{~F}$ electrolytic, covers a wide range of rejection for unwanted noise. The $10 \mu \mathrm{~F}$ capacitor is less critical for high frequency bypassing, and in most cases, one per supply line is sufficient.

## APPLICATIONS

## Wideband Photodiode Preamp



Figure 49. Wideband Photodiode Preamp
Figure 49 shows an I/V converter with an electrical model of a photodiode.

The basic transfer function is:

$$
V_{\text {OUT }}=\frac{I_{\text {PHOTO }} \times R_{F}}{1+s C_{F} R_{F}}
$$

where $I_{\text {РНОтО }}$ is the output current of the photodiode, and the parallel combination of $R_{F}$ and $C_{F}$ sets the signal bandwidth.

The stable bandwidth attainable with this preamp is a function of $R_{F}$, the gain bandwidth product of the amplifier, and the total capacitance at the amplifier's summing junction, including $C_{S}$ and the amplifier input capacitance. $\mathrm{R}_{\mathrm{F}}$ and the total capacitance produce a pole in the amplifier's loop transmission that can result in peaking and instability. Adding $C_{F}$ creates a zero in the loop transmission that compensates for the pole's effect and reduces the signal bandwidth. It can be shown that the signal bandwidth resulting in a $45^{\circ}$ phase margin $(f(45))$ is defined by the expression:

$$
f_{(45)}=\sqrt{\frac{G B P}{2 \pi \times R_{F} \times C_{S}}}
$$

$G B P$ is the unit gain bandwidth product, $R_{F}$ is the feedback resistance, and $C_{S}$ is the total capacitance at the amplifier summing junction (amplifier + photodiode + board parasitics).

The value of $C_{F}$ that produces $f(45)$ can be shown to be:

$$
C_{F}=\sqrt{\frac{C_{S}}{2 \pi \times R_{F} \times G B P}}
$$

The frequency response in this case will show about 2 dB of peaking and $15 \%$ overshoot. Doubling $C_{F}$ and cutting the
bandwidth in half will result in a flat frequency response, with about 5\% transient overshoot.

The preamp's output noise over frequency is shown in Figure 50.

| Contributor | Expression | RMS <br> Noise <br> $(\boldsymbol{\mu V})^{1}$ |
| :--- | :--- | :--- |
| $\mathrm{R}_{\mathrm{F}} \times 2$ | $\sqrt{2 \times 4 k T \times R_{F} \times f 2 \times 1.57}$ | 152 |
| Amp to f1 | $V_{\text {noise }} \times \sqrt{f 1}$ | 4.3 |
| Amp (f2-f1) | $V_{\text {noise }} \times \sqrt{\frac{\left(C_{S}+C_{M}+C_{F}+2 C_{D}\right)}{C_{F}}} \times \sqrt{f 2-f 1}$ | 96 |
| Amp (Past f2) | $V_{\text {noise }} \times \frac{\left(C_{S}+C_{M}+C_{F}+2 C_{D}\right)}{C_{F}} \times \sqrt{f 3 \times 1.57}$ | 684 |
|  | RSS Total | 708 |

Table 2. RMS Noise Contributions of Photodiode Preamp
${ }^{1} \mathrm{RMS}$ noise with $\mathrm{R}_{\mathrm{F}}=50 \mathrm{k} \Omega, \mathrm{C}_{s}=0.67 \mathrm{pF}, \mathrm{C}_{\mathrm{F}}=0.33 \mathrm{pF}$, $\mathrm{C}_{\mathrm{M}}=1.5 \mathrm{pF}$, and $\mathrm{C}_{\mathrm{D}}=2.5 \mathrm{pF}$.


Figure 50. Photodiode Voltage Noise Contributions
Figure 51 shows the AD8067 configured as a transimpedance photodiode amplifier. The amplifier is used in conjunction with a JDS Uniphase photodiode detector. This amplifier has a bandwidth of 9.6 MHz as shown in Figure 52 and is verified by the design equations shown in Figure 50.


Figure 51. Photodiode Preamplifier
Test data for the preamp is shown in Figure 52 and Figure 53.


Figure 52. Photodiode Preamplifier Frequency Response


Figure 53. Photodiode Preamplifier Pulse Response

## Using the AD8067 at Gains of Less Than 8

A common technique used to stabilize decompensated amplifiers is to increase the noise gain, independent of the signal gain. The AD8067 can be used for signal gains of less than 8, provided that proper care is taken to ensure that the noise gain of the amplifier is set to at least the recommended minimum signal gain of 8 (See Figure 54).

The signal and noise gain equations for a noninverting amplifier are shown below.

$$
\begin{aligned}
& \text { Signal Gain }=1+\frac{R 3}{R 1} \\
& \text { Noise Gain }=1+\frac{R 3}{R 1}
\end{aligned}
$$

The addition of resistor $R 2$ modifies the noise gain equation, as shown below. Note the signal gain equation has not changed.

$$
\text { Noise Gain }=1+\frac{R 3}{R 1 \| R 2}
$$



Figure 54. Gain of Less than 2 Schematic
This technique allows the designer to use the AD8067 in gain configurations of less than 8 . The drawback to this type of compensation is that the input noise and offset voltages are also amplified by the value of the noise gain. In addition, the distortion performance will be degraded. To avoid excessive overshoot and ringing when driving a capacitive load, the AD8067 should be buffered by a small series resistor; in this case, a $51 \Omega$ resistor was used.


Figure 55. Gain of 2 Pulse Response

## Single-Supply Operation

The AD8067 is well suited for low voltage single-supply applications, given its N -channel JFET input stage and rail-to-rail output stage. It is fully specified for 5 V supplies. Successful singlesupply applications require attention to keep signal voltages within the input and output headroom limits of the amplifier. The input stage headroom extends to 1.7 V (minimum) on a 5 V supply. The center of the input range is 0.85 V . The output saturation limit defines the hard limit of the output headroom. This limit depends on the amount of current the amplifier is sourcing or sinking, as shown in Figure 29.

Traditionally, an offset voltage is introduced in the input network replacing ground as a reference. This allows the output to swing about a dc reference point, typically midsupply. Attention to the required headroom of the amplifier is important, in this case the required headroom from the positive supply is 3 V ; therefore 1.5 V was selected as a reference, which allows for a 100 mV signal at the input. Figure 56 shows the AD8067 configured for 5 V supply operation with a reference voltage of 1.5 V . Capacitors C 1 and C5 ac-couple the signal into an out of the amplifier and partially determine the bandwidth of the input and output structures.

$$
\begin{aligned}
& V_{\text {INPUT }}-3 d B \text { Bandwidth }=\frac{1}{2 \pi R 1 C 1} \\
& V_{\text {OUTPUT }}-3 d B \text { Bandwidth }=\frac{1}{2 \pi R_{L} C 5}
\end{aligned}
$$

Resistors R2 and R3 set a 1.5 V output bias point for the output signal to swing about. It is critical to have adequate bypassing to provide a good ac ground for the reference voltage. Generally the bandwidth of the reference network (R2, R3, and C2) is selected to be one tenth that of the input bandwidth. This ensures that any frequencies below the input bandwidth do not pass through the reference network into the amplifier.

Reference network:

$$
V_{+R E F}-3 d B \text { Bandwidth }=\frac{1}{2 \pi(R 2 \| R 3) C 2}
$$

Resistors R4 and R1 set the gain, in this case an inverting gain of 10 was selected. In this application, the input and output bandwidths were set for approximately 10 Hz . The reference network was set for a tenth of the input and output bandwidth, at approximately 1 Hz .


Figure 56. Single-Supply Operation Schematic

## High Gain, High Bandwidth Composite Amplifier

The composite amplifier takes advantage of combining key parameters that may otherwise be mutually exclusive of a conventional single amplifier. For example, most precision amplifiers have good dc characteristics but lack high speed ac characteristics. Composite amplifiers combine the best of both amplifiers to achieve superior performance over their single op amp counterparts. The AD8067 and the AD8009 are well suited for a composite amplifier circuit, combining dc precision with high gain and bandwidth. The circuit runs off a $\pm 5 \mathrm{~V}$ power supply at approximately 20 mA of bias current. With a gain of approximately 40 dB , the composite amplifier offers $<1 \mathrm{pA}$ input current, a gain bandwidth product of 6.1 GHz , and a slew rate of $630 \mathrm{~V} / \mu \mathrm{sec}$.


Figure 57. AD8067/AD8009 Composite Amplifier $A_{v}=100, G B W P=6.1 \mathrm{GHz}$
The composite amplifier is set for a gain of 100 . The overall gain is set by the following equation:

$$
\frac{V_{O}}{V_{I}}=\frac{R 2}{R 1}+1
$$

The output stage is set for a gain of +10 ; therefore, the AD8067 has an effective gain of +10 , thereby allowing it to a maintain bandwidth in excess of 55 MHz .

The circuit can be tailored for different gain values; keeping the ratios roughly the same will ensure that the bandwidth integrity is maintained. Depending on the board layout, capacitor C5 may be required to reduce ringing on the output. The gain bandwidth and pulse responses are shown in Figure 58, Figure 59, and Figure 60.

Layout of this circuit requires attention to the routing and length of the feedback path. It should be kept as short as possible to minimize stray capacitance.


Figure 58. Gain Bandwidth Response


Figure 59. Large Signal Response


Figure 60. Small Signal Response

## AD8067

## OUTLINE DIMENSIONS



Figure 61. 5-Lead Plastic Surface Mount Package [SOT-23] (RT-5)
Dimensions shown in millimeters

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Ordering Guide

| Model | Temperature Range | Package Description | Package Outline | Branding Information |
| :--- | :--- | :--- | :--- | :--- |
| AD8067ART-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $5-$ Lead SOT-23 | RT-5 | HAB |
| AD8067ART-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $5-$ Lead SOT-23 | RT-5 | HAB |
| AD8067ART-R2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5 -Lead SOT-23 | RT-5 | HAB |

Table 3. Ordering Guide


[^0]:    Rev． 0 DDF
    Information furnished by Analog Devices is believed to be accurate and reliable． Wowever，no responsibility is assumed by Analog Devices for its use，nor for any infringements of patents or other rights of third parties that may result from its use． Specifications subject to change without notice．No license is granted by implication

