## Features

－High speed
$-\mathrm{t}_{\mathrm{AA}}=10 \mathrm{~ns}$
－CMOS for optimum speed／power
－Center power／ground pinout
－Automatic power－down when deselected
－Easy memory expansion with $\overline{\mathrm{CE}}$ and $\overline{\mathrm{OE}}$ options
－Functionally equivalent to CY7C1019V33

## Functional Description

The CY7C1019BV33 is a high－performance CMOS static RAM organized as 131,072 words by 8 bits．Easy memory expansion is provided by an active LOW Chip Enable（CE），an active LOW Output Enable $(\overline{O E})$ ，and three－state drivers．This device has an automatic power－down feature that significantly reduces power consumption when deselected．

## $128 \mathrm{~K} \times 8$ Static RAM

Writing to the device is accomplished by taking Chip Enable （ $\overline{\mathrm{CE}}$ ）and Write Enable（ $\overline{\mathrm{WE}}$ ）inputs LOW．Data on the eight I／O pins（ $\mathrm{I} / \mathrm{O}_{0}$ through $\mathrm{I} / \mathrm{O}_{7}$ ）is then written into the location speci－ fied on the address pins（ $\mathrm{A}_{0}$ through $\mathrm{A}_{16}$ ）．
Reading from the device is accomplished by taking Chip Enable（ $\overline{\mathrm{CE}}$ ）and Output Enable（ $\overline{\mathrm{OE}}$ ）LOW while forcing Write Enable（WE）HIGH．Under these conditions，the contents of the memory location specified by the address pins will appear on the I／O pins．
The eight input／output pins（ $I / \mathrm{O}_{0}$ through $\mathrm{I} / \mathrm{O}_{7}$ ）are placed in a high－impedance state when the device is deselected（ $\overline{\mathrm{CE}}$ HIGH），the outputs are disabled（ $\overline{\mathrm{OE}} \mathrm{HIGH}$ ），or during a write operation（CE LOW，and WE LOW）．
The CY7C1019BV33 is available in a standard 400－mil－wide package．

Logic Block Diagram


Pin Configurations

|  | SOJ Top View |  |  |
| :---: | :---: | :---: | :---: |
| $\mathrm{A}_{0}$ | $\square$ |  | $\square \quad A_{16}$ |
| $\mathrm{A}_{1}$ | $\square 2$ | 31 | $\square A_{15}$ |
| $\mathrm{A}_{2}$ | $\square 3$ | 30 | $\square A_{14}$ |
| $\mathrm{A}_{3}$ | $\square 4$ | 29 | $\square A_{13}$ |
|  | $\square 5$ | 28 | OE |
| $1 / \mathrm{O}_{0}$ | $\square$ | 27 | $\square 1 / \mathrm{O}_{7}$ |
| $\mathrm{l} / \mathrm{O}_{1}$ | 7 | 26 | $\square 1 / \mathrm{O}_{6}$ |
| $V_{\text {CC }}$ | －8 | 25 | $\square \mathrm{V}_{\text {SS }}$ |
| $\mathrm{V}_{\text {SS }}$ | $\square 9$ | 24 | $\square \mathrm{V}_{\mathrm{CC}}$ |
| $\mathrm{I} / \mathrm{O}_{2}$ | $\square 10$ | 23 | $\square \mathrm{I} / \mathrm{O}_{5}$ |
| $\mathrm{l} / \mathrm{O}_{3}$ | －11 | 22 | $\square \mathrm{I} / \mathrm{O}_{4}$ |
| $\overline{\mathrm{WE}}$ | －12 | 21 | $\square \quad \mathrm{A}_{12}$ |
| $\mathrm{A}_{4}$ | －13 | 20 | $\mathrm{A}_{11}$ |
| $\mathrm{A}_{5}$ | －14 | 19 | $\square A_{10}$ |
| $\mathrm{A}_{6}$ | －15 | 18 | $\square \quad A_{9}$ |
|  | －16 | 17 | $\mathrm{A}_{8}$ |

1019BV33－2

## Selection Guide

|  |  | 7C1019BV33－10 | 7C1019BV33－12 | 7C1019BV33－15 |
| :--- | :--- | :---: | :---: | :---: |
| Maximum Access Time（ns） |  | 10 | 12 | 15 |
| Maximum Operating Current（mA） | 175 | 160 | 145 |  |
| Maximum Standby Current（mA） | 5 | 5 | 5 |  |
|  | L | - | 0.5 | 0.5 |

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Ambient Temperature with
Power Applied $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on $\mathrm{V}_{\mathrm{CC}}$ to Relative $\mathrm{GND}^{[1]} \ldots . .0 .5 \mathrm{~V}$ to +7.0 V DC Voltage Applied to Outputs in High Z State ${ }^{[1]}$ $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
DC Input Voltage ${ }^{[1]}$ $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$

Current into Outputs (LOW)........................................ 20 mA
Static Discharge Voltage >2001V
(per MIL-STD-883, Method 3015)
Latch-Up Current
>200 mA
Operating Range

| Range | Ambient <br> Temperature${ }^{[2]}$ | V $_{\text {CC }}$ |
| :--- | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $3.3 \mathrm{~V} \pm 10 \%$ |

Electrical Characteristics Over the Operating Range

| Parameter | Description | Test Conditions |  | $\begin{gathered} \text { 7C1019BV33 } \\ -10 \end{gathered}$ |  | $\begin{gathered} 7 \mathrm{C} 1019 \mathrm{BV} 33 \\ -12 \end{gathered}$ |  | $\begin{gathered} \text { 7C1019BV33 } \\ -15 \end{gathered}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \\ & \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA} \end{aligned}$ |  | 2.4 |  | 2.4 |  | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \\ & \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA} \end{aligned}$ |  |  | 0.4 |  | 0.4 |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  |  | 2.2 | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \\ & +0.3 \end{aligned}$ | 2.2 | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}} \\ & +0.3 \end{aligned}$ | 2.2 | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}} \\ & +0.3 \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage ${ }^{[1]}$ |  |  | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V |
| IIX | Input Load Current | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{CC}}$ |  | -1 | +1 | -1 | +1 | -1 | +1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | Output Leakage Current | $G N D \leq V_{1} \leq V_{C C}$, Output Disabled |  | -5 | +5 | -5 | +5 | -5 | +5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ Operating Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \\ & \mathrm{l}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{RC}} \end{aligned}$ |  |  | 175 |  | 160 |  | 145 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CE <br> Power-Down Current <br> —TTL Inputs | $\begin{aligned} & \text { Max. } \mathrm{V}_{\mathrm{CC}}, \overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{IH}} \text { or } \\ & \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{IL}}, f=f_{\mathrm{MAX}} \\ & \hline \end{aligned}$ |  |  | 20 |  | 20 |  | 20 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE <br> Power-Down Current <br> -CMOS Inputs | $\begin{aligned} & \text { Max. } V_{C C}, \\ & C E \geq V_{C C}-0.3 V, \\ & V_{I N} \geq V_{C C}-0.3 V \\ & \text { or } V_{I N} \leq 0.3 V, f=0 \end{aligned}$ |  |  | 5 |  | 5 |  | 5 | mA |
|  |  |  | L |  | - |  | 0.5 |  | 0.5 |  |

## Capacitance ${ }^{[3]}$

| Parameter | Description | Test Conditions | Max. | Unit |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 8 | pF |

## Notes:

1. $\quad \mathrm{V}_{\mathrm{IL}}$ (min.) $=-2.0 \mathrm{~V}$ for pulse durations of less than 20 ns .
2. $\mathrm{T}_{\mathrm{A}}$ is the "Instant On" case temperature.
3. Tested initially and after any design or process changes that may affect these parameters.

## AC Test Loads and Waveforms



Equivalent to: THÉVENIN EQUIVALENT
OUTPUT O-

Switching Characteristics ${ }^{[4]}$ Over the Operating Range

| Parameter | Description | 7C1019BV33-10 |  | 7C1019BV33-12 |  | 7C1019BV33-15 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. | Min. | Max. | Unit |  |

READ CYCLE

| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 10 |  | 12 |  | 15 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ A | Address to Data Valid |  | 10 |  | 12 |  | 15 | ns |
| $\mathrm{t}_{\mathrm{OHA}}$ | Data Hold from Address Change | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{t}_{\text {ACE }}$ | $\overline{\mathrm{CE}}$ LOW to Data Valid |  | 10 |  | 12 |  | 15 | ns |
| $t_{\text {DOE }}$ | $\overline{\mathrm{OE}}$ LOW to Data Valid |  | 5 |  | 6 |  | 7 | ns |
| tlzoe | $\overline{\mathrm{OE}}$ LOW to Low Z | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {HZOE }}$ | $\overline{\mathrm{OE}}$ HIGH to High $\mathrm{Z}^{[5,6]}$ |  | 5 |  | 6 |  | 7 | ns |
| tlzCe | $\overline{\mathrm{CE}}$ LOW to Low ${ }^{[6]}$ | 3 |  | 3 |  | 3 |  | ns |
| $t_{\text {HZCE }}$ | $\overline{\mathrm{CE}}$ HIGH to High $\mathrm{Z}^{[5,6]}$ |  | 5 |  | 6 |  | 7 | ns |
| $t_{\text {PU }}$ | $\overline{\mathrm{CE}}$ LOW to Power-Up | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {PD }}$ | $\overline{\mathrm{CE}}$ HIGH to Power-Down |  | 10 |  | 12 |  | 15 | ns |

WRITE CYCLE ${ }^{[7,}$

| ${ }^{\text {tw }}$ w | Write Cycle Time | 10 |  | 12 |  | 15 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tsce | $\overline{\mathrm{CE}}$ LOW to Write End | 8 |  | 9 |  | 10 |  | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Set-Up to Write End | 7 |  | 8 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Address Hold from Write End | 0 |  | 0 |  | 0 |  | ns |
| tsA | Address Set-Up to Write Start | 0 |  | 0 |  | 0 |  | ns |
| tPWE | $\overline{\text { WE Pulse Width }}$ | 7 |  | 8 |  | 10 |  | ns |
| ${ }^{\text {tsD }}$ | Data Set-Up to Write End | 5 |  | 6 |  | 8 |  | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Hold from Write End | 0 |  | 0 |  | 0 |  | ns |
| tIZWE | $\overline{\text { WE }}$ HIGH to Low ${ }^{[6]}$ | 3 |  | 3 |  | 3 |  | ns |
| thZWE | $\overline{\mathrm{WE}}$ LOW to High $\mathrm{Z}^{[5,6]}$ |  | 5 |  | 6 |  | 7 | ns |

Notes:
4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V , input pulse levels of 0 to 3.0 V , and output loading of the specified $\mathrm{I}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OH}}$ and $30-\mathrm{pF}$ load capacitance.
5. $\mathrm{t}_{\text {HZOE }}$, $\mathrm{t}_{\text {HZCE }}$, and $\mathrm{t}_{\text {HZWE }}$ are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured $\pm 500 \mathrm{mV}$ from steady-state voltage.
6. At any given temperature and voltage condition, $t_{\text {HZCE }}$ is less than $t_{\text {IZCE }}, t_{\text {HZOE }}$ is less than $t_{\text {ZOE }}$, and $t_{\text {HZWE }}$ is less than $t_{\text {ZWWE }}$ for any given device.
7. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
8. The minimum write cycle time for Write Cycle no. 3 ( $\overline{\mathrm{WE}}$ controlled, $\overline{\mathrm{OE}} \mathrm{LOW}$ ) is the sum of $\mathrm{t}_{\mathrm{HZWE}}$ and $\mathrm{t}_{\mathrm{SD}}$.

Data Retention Characteristics Over the Operating Range (L Version Only)

| Parameter | Description | Conditions | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DR}}$ | $\mathrm{V}_{\text {CC }}$ for Data Retention | $\begin{aligned} & \text { No input may exceed } V_{C C}+0.5 \mathrm{~V} \\ & V_{C C}=V_{D R}=2.0 \mathrm{~V}, \\ & C E \geq V_{C C}-0.3 \mathrm{~V}, \\ & V_{I N} \geq V_{C C}-0.3 \mathrm{~V} \text { or } \mathrm{V}_{I N} \leq 0.3 \mathrm{~V} \end{aligned}$ | 2.0 |  | V |
| $\mathrm{I}_{\text {CCDR }}$ | Data Retention Current |  |  | 150 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{[3]}$ | Chip Deselect to Data Retention Time |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Operation Recovery Time |  | 200 |  | $\mu \mathrm{S}$ |

## Data Retention Waveform



## Switching Waveforms

Read Cycle No. $1^{[9,10]}$


Read Cycle No. $2\left(\overline{\mathrm{OE}}\right.$ Controlled) ${ }^{[10,11]}$


## Notes:

9. Device is continuously selected. $\overline{\mathrm{OE}}, \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$.
10. WE is HIGH for read cycle.
11. Address valid prior to or coincident with $\overline{\mathrm{CE}}$ transition LOW.

Switching Waveforms (continued)
Write Cycle No. 1 ( $\overline{\text { CE }}$ Controlled) $)^{[12,13]}$


Write Cycle No. 2 ( $\overline{\text { WE }}$ Controlled, $\overline{\text { OE }}$ HIGH During Write) ${ }^{[12,13]}$


## Notes:

12. Data $I / O$ is high impedance if $\overline{O E}=V_{I H}$.
13. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.
14. During this period the $\mathrm{I} / \mathrm{Os}$ are in the output state and input signals should not be applied.

Switching Waveforms (continued)
Write Cycle No. 3 ( $\overline{\mathrm{WE}}$ Controlled, $\overline{\mathrm{OE}}$ LOW) ${ }^{[13]}$


1019BV33-10

## Truth Table

| $\overline{\mathbf{C E}}$ | $\overline{\mathbf{O E}}$ | $\overline{\mathbf{W E}}$ | $\mathbf{I} \mathbf{O}_{\mathbf{0}}-\mathbf{I / \mathbf { O } _ { \mathbf { 7 } }}$ | Mode | Power |
| :---: | :---: | :---: | :--- | :--- | :--- |
| H | X | X | High Z | Power-Down | Standby ( $\left.\mathrm{I}_{\mathrm{SB}}\right)$ |
| X | X | X | High Z | Power-Down | Standby ( $\left.\mathrm{I}_{\mathrm{SB}}\right)$ |
| L | L | H | Data Out | Read | Active ( $\left.\mathrm{I}_{\mathrm{CC}}\right)$ |
| L | X | L | Data In | Write | Active ( $\left.\mathrm{I}_{\mathrm{CC}}\right)$ |
| L | H | H | High Z | Selected, Outputs Disabled | Active ( $\left.\mathrm{I}_{\mathrm{CC}}\right)$ |

## Ordering Information

| Speed <br> (ns) | Ordering Code | Package <br> Name | Package Type | Operating <br> Range |
| :---: | :--- | :---: | :--- | :---: |
| 10 | CY7C1019BV33-10VC | V33 | $32-$ Lead 400-Mil Molded SOJ | Commercial |
| 12 | CY7C1019BV33-12VC | V33 | $32-$ Lead 400-Mil Molded SOJ |  |
|  | CY7C1019BV33L-12VC | V33 | $32-$-Lead 400-Mil Molded SOJ |  |
|  | CY7C1019BV33-15VC | V33 | $32-L e a d ~ 400-M i l ~ M o l d e d ~ S O J ~$ |  |
|  | CY7C1019BV33L-15VC | V33 | $32-L e a d ~ 400-M i l ~ M o l d e d ~ S O J ~$ | Industrial |

## Package Diagram

32-Lead (400-Mil) Molded SOJ V33

DIMENSIDNS IN INCHES MIN.
DETAIL A
EXTERNAL LEAD DESIGN


