查询8102001CA供应商

**FEXAS** TRUMENTS Data sheet acquired from Harris Semiconductor SCHS044C – Revised September 2003

# **CMOS Low-Power** Monostable/Astable **Multivibrator**

High Voltage Types (20-Volt Rating)

CD4047B consists of a gatable astable multivibrator with logic techniques incorporated to permit positive or negative edge-triggered monostable multivibrator action with retriggering and external counting options.

Inputs include + TRIGGER, - TRIGGER, ASTABLE, ASTABLE, RETRIGGER, and EXTERNAL RESET. Buffered outputs are Q, Q, and OSCILLATOR. In all modes of operation, and external capacitor must be connected between C-Timing and RC-Common terminals, and an external resistor must be connected between the R-Timing and RC-Common terminals.

Astable operation is enabled by a high level on the ASTABLE input or a low level on the ASTABLE input, or both. The period of the square wave at the Q and  $\overline{Q}$ Outputs in this mode of operation is a function of the external components employed. "True" input pulses on the ASTABLE input or "Complement" pulses on the ASTABLE input allow the circuit to be used as a gatable multivibrator. The OSCILLATOR output period will be half of the Q terminal output in the astable mode. However, a 50% duty cycle is not guaranteed at this output.

The CD4047B triggers in the monostable mode when a positive-going edge occurs on the + TRIGGER-input while the -TRIGGER is held low. Input pulses may be of any duration relative to the output pulse.

If retrigger capability is desired, the RETRIGGER input is pulsed. The retriggerable mode of operation is limited to positive-going edge. The CD4047B will retrigger as long as the RETRIGGER-input is high, with or without transitions (See Fig. 34).

An external countdown option can be im-plemented by coupling "Q" to an external "N" counter and resetting the counter with the trigger pulse. The counter output pulse is fed back to the ASTABLE input and has a duration equal to N times the period of the multivibrator.

A high level on the EXTERNAL RESET input assures no output pulse during an "ON" power condition. This input can also be activated to terminate the output pulse at any time. For monostable operation, whenever V<sub>DD</sub> is applied, an internal power-on reset circuit will clock the Qoutput low within one output period (t<sub>M</sub>)

The CD4047B-Series types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead mall-outline packages (M, MT, M96, and MSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR uffivo

- Low power consumption: special CMOS oscillator configuration
- Monostable (one-shot) or astable (free-running) operation
- True and complemented buffered outputs
- Only one external R and C required
- Buffered inputs
- 100% tested for guiescent current at 20 V Standardized, symmetrical output characteristics
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Monostable Multivibrator Features:

- Positive- or negative-edge trigger
- Output pulse width independent of
- trigger pulse duration Retriggerable option for pulse width expansion
- Internal power-on reset circuit
- Long pulse widths possible using small RC components by means of external counter provision
- Fast recovery time essentially independent of pulse width
- Pulse-width accuracy maintained at duty cycles approaching 100%

#### Astable Multivibrator Features:

- Free-running or gatable operating modes
- 50% duty cycle



- Oscillator output available
- Good astable frequency stability: Frequency deviation: = ± 2% + 0.03%/°C @ 100 kHz
  - = ±0.5% +0.015%/°C @ 10 kHz (circuits "trimmed" to frequency  $V_{DD} = 10 V \pm 10\%$

#### **Applications:**

捷多邦,专业PCB打样工厂,24小时加急出货

CD4047B Types

Digital equipment where low-power dissipation and/or high noise immunity are primary design requirements:

- Envelope detection
- Frequency multiplication
- Frequency division
- Frequency discriminators
- Timing circuits
- Time-delay applications

#### **RECOMMENDED OPERATING CONDITIONS**

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                                      | LIN       | THEFT |       |  |
|-----------------------------------------------------------------------------------------------------|-----------|-------|-------|--|
|                                                                                                     | MIN, MAX. |       | UNITS |  |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package-Temperature<br>Range)                       | 3         | 18    | v     |  |
| NOTE: IF AT 15 V OPERATION A 10 MQ RESISTOR IS USED T<br>TEMPERATURE SHOULD BE BETWEEN -25°C and 10 |           | ATING | 344   |  |

#### MAXIMUM RATINGS, Absolute-Maximum Values:

DC SUPPLY-VOLTAGE DANGE (V---)

| DC SUPPLY-VOLTAGE HANGE, (VDD)                                          |
|-------------------------------------------------------------------------|
| Voltages referenced to V <sub>SS</sub> Terminal)                        |
| INPUT VOLTAGE RANGE, ALL INPUTS                                         |
| DC INPUT CURRENT, ANY ONE INPUT±10mA                                    |
| POWER DISSIPATION PER PACKAGE (PD):                                     |
| For T <sub>A</sub> = -55°C to +100°C                                    |
| For T <sub>A</sub> = +100 <sup>o</sup> C to +125 <sup>o</sup> C         |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                |
| FOR T <sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) |
| OPERATING-TEMPERATURE RANGE (TA)                                        |
| STORAGE TEMPERATURE RANGE (Tsto)65°C to +150°C                          |
| LEAD TEMPERATURE (DURING SOLDERING):                                    |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max      |

# Features:

#### **CD4047B FUNCTIONAL TERMINAL CONNECTIONS** NOTE: IN ALL CASES EXTERNAL RESISTOR BETWEEN TERMINALS 2 AND 34 EXTERNAL CAPACITOR BETWEEN TERMINALS 1 AND 34

|                           | TERMIN                                | AL CONNE                              | CTIONS      | OUTPUT        | OUTPUT PERIOD                                                        |
|---------------------------|---------------------------------------|---------------------------------------|-------------|---------------|----------------------------------------------------------------------|
| FUNCTION                  | TO V <sub>DD</sub> TO V <sub>SS</sub> |                                       | INPUT<br>TO | PULSE<br>FROM | OR<br>PULSE WIDTH                                                    |
| Astable Multivibrator:    |                                       |                                       |             |               |                                                                      |
| Free Running              | 4,5,6,14                              | 7,8,9,12                              | -           | 10,11,13      | $t_{\Delta}$ (10,11) = 4.40 RC                                       |
| True Gating               | 4,6,14                                | 7,8,9,12                              | 5           | 10,11,13      | $t_A (10,11) = 4.40 \text{ RC}$<br>$t_A (13) = 2.20 \text{ RC}^{\#}$ |
| Complement Gating         | 6,14                                  | 5,7,8,9,12                            | 4           | 10,11,13      |                                                                      |
| Monostable Multivibrator: |                                       | · · · · · · · · · · · · · · · · · · · |             | 1             |                                                                      |
| Positive-Edge Trigger     | 4,14                                  | 5,6,7,9,12                            | 8           | 10,11         |                                                                      |
| Negative-Edge Trigger     | 4,8,14                                | 5,7,9,12                              | 6           | 10,11         | t <sub>M</sub> (10,11) = 2.48 RC                                     |
| Retriggerable             | 4,14                                  | 5,6,7,9                               | 8,12        | 10,11         |                                                                      |
| External Countdown*       | 14                                    | 5,6,7,8,9,12                          |             | 10,11         |                                                                      |

▲ See Text.

# First positive  $\frac{1}{2}$  cycle pulse-width = 2.48 RC, see Note on Page 3-134.

\* Input Pulse to Reset of External Counting Chip External Counting Chip Output To Terminal 4







Fig. 2-CD4047B logic diagram.



Fig. 3-Detail logic diagram for flip-flops FF1 and FF3 (a) and for flip-flops FF2 and FF4 (b).



#### STATIC ELECTRICAL CHARACTERISTICS ſ

| CHARAC-<br>TERIS-               | co         | NDITIO | NS  | LIMI   | IS AT I | NDICAT | ED TEN | IPERA1 |       |      |          |  |
|---------------------------------|------------|--------|-----|--------|---------|--------|--------|--------|-------|------|----------|--|
| TICS                            | VO VIN VDD |        |     |        |         |        | + 25   |        | UNITS |      |          |  |
|                                 | (v)        | (V)    | (%) | -55    | -40     | + 85   | + 125  | Min.   | Тур.  | Max. |          |  |
| Quiescent                       | _          | 0,5    | 5   | 1      | 1       | -30    | 30     | -      | 0.02  | 1    | <u> </u> |  |
| Device Cur-                     |            | 0,10   | 10  | 2      | 2       | 60     | 60.    |        | 0.02  | 2    |          |  |
| rent, I <sub>DD</sub>           | —          | 0,15   | 15  | 4      | 4       | 120    | 120    | _      | 0.02  | 4    | μΑ΄      |  |
| Max.                            | —          | 0,20   | 20  | 20     | 20      | 600    | 600    | -      | 0.04  | 20   | 1        |  |
| Output Low                      | 0.4        | 0,5    | 5   | . 0.64 | 0.61    | 0.42   | 0.36   | 0.51   | 1     | _    |          |  |
| (Sink)                          | 0.5        | 0,10   | 10  | 1.6    | 1.5     | 1.1    | 0.9    | 1.3    | 2.6   |      | 1        |  |
| Current<br>I <sub>OL</sub> Min. | 1.5        | 0,15   | 15  | 4.2    | 4       | 2.8    | 2.4    | 3.4    | 6.8   | _    | mA       |  |
| Output High                     | 4.6        | 0,5    | 5   | -0.64  | -0.61   | -0.42  | -0.36  | -0.51  | -1    |      | 1        |  |
| (Source)                        | 2.5        | 0,5    | 5   | -2     | -1.8    | -1.3   | -1.15  | -1.6   | -3.2  | —    | ]        |  |
| Current,                        | 9.5        | 0,10   | 10  | -1.6   | -1.5    | -1.1   | -0.9   | -1.3   | -2.6  | —    | ]        |  |
| I <sub>OH</sub> Min.            | 13.5       | 0,15   | 15  | -4.2   | -4      | -2.8   | -2.4   | -3.4   | -6.8  | -    | 1        |  |
| Output Volt-                    | _          | 0,5    | 5   | 0.05   |         |        |        | _      | 0     | 0.05 |          |  |
| age: Low-                       |            | 0,10   | 10  | 0.05   |         |        |        |        | 0     | 0.05 |          |  |
| Level V <sub>OL</sub><br>Max.   |            | 0,15   | 15  |        |         |        |        |        |       | 0.05 |          |  |



92CS - 24319R

-Typical propagation delay time as a function of load capacitance (+ or - trigger to Q, Q).

### STATIC ELECTRICAL CHARACTERISTICS (CONTINUED)

|                                            | coł      | DITIO | NS  | LIMITS AT INDICATED TEM |       |      |       | IPERAT |                   |      |       |
|--------------------------------------------|----------|-------|-----|-------------------------|-------|------|-------|--------|-------------------|------|-------|
| TICS                                       | vo       | VIN   | VDD |                         |       |      |       | + 25   |                   |      | UNITS |
|                                            | (V)      | (V)   | (V) | -55                     | -40   | + 85 | + 125 | Min.   | Тур.              | Max. |       |
| Output Volt-                               |          | 0.5   | 5   |                         | 4.9   | 95   |       | 4.95   | 5                 |      |       |
| age: High-                                 |          | 0,10  | 10  |                         | 9.9   | 95   |       | 9.95   | 10                | _    |       |
| Level, V <sub>OH</sub><br>Min.             | —        | 0,15  | 15  |                         | 14.95 |      |       |        | 15                | -    | V     |
| Input Low                                  | 0.5,4.5  | —     | 5   |                         | 1.5   |      |       |        | _                 | 1.5  |       |
| Voltage, V <sub>IL</sub>                   | 1,9      | —     | 10  |                         | 3     |      |       | _      | _                 | 3    |       |
| Max.                                       | 1.5,13.5 | —     | 15  |                         | 4     |      |       | _      | —                 | 4    | v     |
| Input High                                 | 0.5,4.5  | -     | 5   |                         | 3.    | 5    |       | 3.5    | _                 |      | ·     |
| Voltage,                                   | 1.9      | —     | 10  | 7                       |       |      |       | 7      | —                 | _    |       |
| V <sub>IH</sub> Min.                       | 1.5,13.5 | -     | 15  | 11                      |       |      |       | 11     |                   | _    |       |
| Input Cur-<br>rent I <sub>IN</sub><br>Max. |          | 0,18  | 18  | ±0.1                    | ±0.1  | ±1   | ±1    |        | ± 10 <sup>5</sup> | ±0.1 | μΑ    |



Fig. 10—Typical transition time as a function of load capacitance.



Fig. 11—Typical astable oscillator or Q,  $\overline{Q}$  period accuracy vs. supply voltage.



Fig. 13—Typical astable oscillator or Q, Q period accuracy vs. supply voltage.

| DYNAMIC ELECTRICAL CHA                      | RACTERISTICS at 7 | T <sub>A</sub> = 25° C; In <sub>i</sub> | put t <sub>r</sub> , t <sub>1</sub> = 20 ns, |
|---------------------------------------------|-------------------|-----------------------------------------|----------------------------------------------|
| $C_{L} = 50  \rho F, R_{L} = 200  k \Omega$ |                   |                                         |                                              |

| CHARACTERISTIC                        | Vop (V)        | L           | LIMITS |      | UNITS |  |
|---------------------------------------|----------------|-------------|--------|------|-------|--|
|                                       | <b>VOD (V)</b> | MIN.        | TYP.   | MAX. | UNITS |  |
| Propagation Delay Time, teht, telh    | 5              |             | 200    | 400  |       |  |
| Astable, Astable to Osc. Out          | 10             | -           | 100    | 200  |       |  |
|                                       | 15             | -           | 80     | 160  |       |  |
|                                       | 5              | —           | 350    | 700  | 1     |  |
| Astable, Astable to Q, Q              | 10             | -           | . 175  | 350  |       |  |
|                                       | 15             | -           | 125    | 250  |       |  |
|                                       | 5              | -           | 500    | 1000 | 1 1   |  |
| + or - Trigger to Q, Q                | 10             | -           | 225    | 450  |       |  |
| · · · · · · · · · · · · · · · · · · · | 15             | <del></del> | 150    | 300  |       |  |
|                                       | 5              | —           | 300    | 600  | 1     |  |
| Retrigger to Q, Q                     | 10             | -           | 150    | 300  | 1     |  |
|                                       | 15             | -           | 100    | 200  |       |  |
|                                       | 5              |             | 250    | 500  |       |  |
| External Reset to Q, Q                | 10             | -           | 100    | 200  | ns    |  |
|                                       | 15             | -           | 70     | 140  | 1     |  |
| Transition Time, tTHL, tTLH           | 5              | _           | 100    | 200  | 1     |  |
| Osc. Out, Q, Q                        | 10             | <u> </u>    | 50     | 100  |       |  |
|                                       | 15             | - I         | 40     | 80   |       |  |
| Minimum Input Pulse                   | 5              | -           | 200    | 400  | 1     |  |
| Width, tw                             | 10             | -           | 80     | 160  |       |  |
| + Trigger, - Trigger                  | 15             |             | 50     | 100  |       |  |
|                                       | 5              |             | 100 .  | 200  | ÷     |  |
| Reset                                 | 10             |             | 50     | 100  |       |  |
|                                       | 15             | _           | 30     | 60   |       |  |
|                                       | 5              | -           | 300    | 600  |       |  |
| Retrigger                             | 10             | -           | 115    | 230  |       |  |
|                                       | 15             | —           | 75     | 150  |       |  |
| Input Rise and Fall Time, tr,tr       |                |             |        | t    |       |  |
| All Trigger Inputs                    |                |             |        |      |       |  |
| For + Trigger: tr                     | 5              | -           | 270    | -    |       |  |
| t, only is unlimited                  | 10             | _           | 18     | -    |       |  |
|                                       | 15             | -           | 9      |      | μs    |  |
| For - Trigger: t,                     | 5              |             | 325    | —    |       |  |
| t <sub>f</sub> only is unlimited      | 10             |             | 9      | _    |       |  |
|                                       | 15             | -           | 4      | _    |       |  |
| Q or Q Deviation from 50%             | 5              | —           | ±0.5   | ±1   |       |  |
| Duty Factor                           | 10             | -           | ±0.5   | ±1   | %     |  |
|                                       | 15             | _           | ±0.1   | ±0.5 |       |  |
| Input Capacitance, CIN                | Any Input      |             | 5      | 7.7  | pF    |  |





Fig. 26—Typical power dissipation vs. output frequency ( $V_{DD} = 5 V$ ).



Fig. 29—Quiescent device current test circuit.

#### 1. Astable Mode Design Information

A. Unit-to-Unit Transfer-Voltage Variations — The following analysis presents variations from unit to unit as a function of transfer-voltage (VTP) shift  $(33\% - 67\% V_{DD})$  for free-running (astable) operation.

TERMINAL IS II 12 II 12  
TERMINAL IO 
$$1A/2$$
  $3A/2$   
 $1A/2$   $3A/2$   
 $92CS-250027$   
Fig. 32—Astable mode waveforms

$$t_{1} = -RC \ln \frac{V_{1R}}{V_{DD} + V_{TR}};$$
  
typically,  $t_{1} = 1.1 RC$ 

$$t_2 = -RC \ln \frac{V_{DD} - V_{TR}}{2V_{DD} - V_{TR}};$$

$$typically, t_2 = 1.1 RC$$

$$t_A = 2(t_1 + t_2)$$
(VTR)(VDC

 $-2 \text{ RC In } \frac{(V_{\text{TR}})(V_{\text{DD}} - V_{\text{TR}})}{(V_{\text{DD}} + V_{\text{TR}})(2V_{\text{DD}} - V_{\text{TR}})}$ 



Fig. 27—Typical power dissipation vs. output frequency ( $V_{DD} = 10$  V).



Fig. 28—Typical power dissipation vs. output frequency ( $V_{DD} = 15$  V).





| Typ: $V_{TR} = 0.5 V_{DD}$ | t <sub>A</sub> = 4.40 RC |
|----------------------------|--------------------------|
| Min: VTR = 0.33 VDD        | t <sub>A</sub> = 4.62 RC |
| Max: VTR = 0.67 VDD        | t <sub>A</sub> = 4.62 RC |

thus if  $f_A = 4.40 \text{ RC}$  is used, the variation will be +5%, -0% due to variations in transfer voltage.

B. Variations Due to  $V_{DD}$  and Temperature Changes — In addition to variations from unit to unit, the astable period varies with  $V_{DD}$  and temperature. Typical variations are presented in graphical form in Figs.11 to 16 with 1037 as reference for voltage variations curves and 25°C as reference for temperature variations curves.

II. Monostable Mode Design information The following analysis presents variations from unit to unit as a function of transfer-voltage ( $V_{TR}$ ) shift (33% — 67%  $V_{DD}$ ) for one-shot (monostable) operation.



Fig. 33—Monostable waveforms.





$$V_{1'} = -RC \ln \frac{V_{TR}}{2V_{DD}}$$

typically, t<sub>1</sub>' = 1.38 RC

$$t_{M} = (t_{1'} + t_{2})$$

$$t_{M} = -RC \ln \frac{\langle V_{TR} \rangle \langle V_{DD} - V_{TR} \rangle}{(2V_{DD} - V_{TR})(2V_{DD})}$$

where  $t_M = Monostable mode pulse width. Values for <math display="inline">t_M$  are as follows:

| Typ: V <sub>TR</sub> = 0.5 V <sub>DD</sub>  | t <sub>M</sub> = 2.48 RC |
|---------------------------------------------|--------------------------|
| Min: V <sub>TR</sub> = 0.33 V <sub>DD</sub> | t <sub>M</sub> = 2.71 RC |
| Max: V <sub>TR</sub> = 0.67 V <sub>DD</sub> | t <sub>M</sub> = 2.48 RC |

thus is  $t_{M} = 2.48$  RC is used, the variation will be +9.3%, -0% due to variations in transfer voltage.

#### Note:

In the astable mode, the first positive half cycle has a duration of  $t_{\mbox{M}}$ ; succeeding durations are  $t_{\mbox{A}}/2.$ 

In addition to variations from unit to unit, the monostable pulse width varies with VDD and temperature. These variations are presented in graphical form in Fig. 19 to 26 with 10 V as reference for voltage-variation curves and 25% C as reference for temperature-variation curves.

#### III. Retrigger Mode Operation

The CD4047B can be used in the retrigger mode to extend the output-pulse duration, or to compare the frequency of an input signal with that of the internal oscillator. In the retrigger mode the input pulse is applied to terminal 12, and the output is taken from terminal 10 or 11. As shown in Fig. 34 normal monostable action is obtained when one retrigger pulse is applied. Extended pulse duration is obtained when more than one pulse is applied. larger than the CMOS "ON" resistance in series with it, which typically is hundreds of ohms. In addition, with very large values of R, some short-term instability with respect to time may be noted.

The recommended values for these components to maintain agreement with



For two input pulses,  $t_{RE} = t_1' + t_1 + 2t_2$ . For more than two pulses, the output pulse width is an integral number of time periods, with the first time period being t1' + t2, typically, 2.48RC, and all subsequent time periods being t1 + t2, typically, 2.2RC.

#### **IV. External Counter Option**

58

Time  $t_M$  can be extended by any amount with the use of external counting cir-

cuitry. Advantages include digitally controlled pulse duration, small timing capacitors for long time periods, and extremely fast recovery time. A typical implementation is shown in Fig. 35. The pulse duration at the output is

$$t_{ext} = (N - 1)(t_A) + (t_M + t_A/2)$$

where  $t_{\mbox{ext}}$  = pulse duration of the circuitry, and N is the number of counts used.



9205-29041

Fig. 35—Implementation of external counter. option.

#### V. Timing-Component Limitations

The capacitor used in the circuit should be non-polarized and have low leakage (i.e. the parallel resistance of the capacitor should be at least an order of magnitude greater than the external resistor used). There is no upper or lower limit for either R or C value to maintain oscillation.

However, in consideration of accuracy, C must be much larger than the inherent stray capacitance in the system (unless this capacitance can be measured and taken into account). R must be much

92C\$ - 2002 9RI

previously calculated formulas without trimming should be:

 $C \ge 100 \text{ pF}$ , up to any practical value, for astable modes;

 $C \ge 1000 \text{ pF}$ , up to any practical value for monostable modes.

### 10 kQ ≤ R ≤ 1 MQ

#### VI. Power Consumption

In the standby mode (Monostable or Astable), power dissipation will be a function of leakage current in the circuit, as shown in the static electrical characteristics. For dynamic operation, the power needed to charge the external timing capacitor C is given by the following formulae:

Astable Mode:

 $P = 2CV^2 f.$  (Output at terminal No. 13) P =  $4CV^2f$ . (Output at terminal Nos. 10 and 11)

Monostable Mode:

$$P = \frac{(2.9CV^2) \text{ (Duty Cycle)}}{T}$$

(Output at terminal Nos. 10 and 11)

The circuit is designed so that most of the total power is consumed in the external components. In practice, the lower the values of frequency and voltage used, the closer the actual power dissipation will be to the calculated value.

Because the power dissipation does not depend on R, a design for minimum power dissipation would be a small value of C. The value of R would depend on the desired period (within the limitations discussed above). See Figs. 27, 28, and 29 for typical power consumption in astable mode.



Chip dimensions and pad layout for CD4047B

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10-3 inch).



# PACKAGE OPTION ADDENDUM

28-Feb-2005

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>               |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------------------|
| 8102001CA        | ACTIVE                | CDIP            | J                  | 14   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| CD4047BD3        | ACTIVE                | CDIP SB         | JD                 | 14   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| CD4047BE         | ACTIVE                | PDIP            | Ν                  | 14   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| CD4047BF         | ACTIVE                | CDIP            | J                  | 14   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| CD4047BF3A       | ACTIVE                | CDIP            | J                  | 14   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| CD4047BM         | ACTIVE                | SOIC            | D                  | 14   | 50             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD4047BM96       | ACTIVE                | SOIC            | D                  | 14   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD4047BMT        | ACTIVE                | SOIC            | D                  | 14   | 250            | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD4047BNSR       | ACTIVE                | SO              | NS                 | 14   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD4047BPW        | ACTIVE                | TSSOP           | PW                 | 14   | 90             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                         |
| CD4047BPWR       | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# JD (R-CDIP-T14)

# CERAMIC SIDE-BRAZE DUAL-IN-LINE



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. Controlling dimension: inch.
  - D. Leads within 0.005 (0,13) radius of true position (TP) at gage plane with maximum material condition and unit installed.
  - E Angle applies to spread leads prior to installation.
  - F Outlines on which the seating plane is coincident with the plane (standoff = 0), terminals lead standoffs are not required, and lead shoulder may equal lead width along any part of the lead above the seating/base plane.
- G Body width does not include particles of packing materials.
- H. A visual index feature must be located within the cross-hatched area.



## J (R-GDIP-T\*\*) 14 LEADS SHOWN

#### PINS \*\* 14 16 20 18 DIM 0.300 0.300 0.300 0.300 В Α (7,62) (7,62) (7,62) (7,62) BSC BSC BSC BSC 14 8 0.785 .840 0.960 1.060 B MAX (19, 94)(21, 34)(24, 38)(26, 92)B MIN С 0.300 0.300 0.310 0.300 C MAX (7, 62)(7, 62)(7, 87)(7, 62)7 0.245 0.245 0.220 0.245 0.065 (1,65) C MIN (6, 22)(6,22) (5, 59)(6,22) 0.045 (1,14) 0.060 (1,52) ← 0.005 (0,13) MIN Α 0.015 (0,38) 0.200 (5,08) MAX Seating Plane 0.130 (3,30) MIN 0.026 (0,66) 0.014 (0,36) 0'-15' 0.100 (2,54) 0.014 (0,36) 0.008 (0,20) 4040083/F 03/03

CERAMIC DUAL IN-LINE PACKAGE

NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.

E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

🖄 Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G14)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

#### Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated