# INTEGRATED CIRCUITS

# DATA SHEET

# TDA4867J Full bridge current driven vertical deflection booster

Preliminary specification







**TDA4867J** 

## **FEATURES**

- · Fully integrated, few external components
- Maximum 2.5 A (p-p) deflection current
- No additional components in combination with the deflection controller family TDA485x and SAA4856
- Pre-amplifier with differential high CMRR current mode inputs
- · Low offsets
- High linear sawtooth signal amplification
- · High efficient DC-coupled vertical output bridge circuit
- High deflection frequency up to 200 Hz
- Power supply and flyback supply voltage independent adjustable to optimize power consumption and flyback time
- · Excellent transition behaviour during flyback
- · Guard circuit for screen protection
- Power save mode controlled by input pins (in combination with SAA4856 only) or guard pin.

## **GENERAL DESCRIPTION**

The TDA4867J is a power booster for use in colour vertical deflection systems for frame frequencies of 50 to 200 Hz. The circuit provides a high CMRR current driven differential input. Due to the bridge configuration of the two output stages DC-coupling of the deflection coil is achieved. In conjunction with the deflection controller family TDA485x and SAA4856 the ICs offer an extremely advanced system solution.

# QUICK REFERENCE DATA

| SYMBOL                 | PARAMETER                                                                  | CONDITIONS         | MIN.               | TYP. | MAX. | UNIT |
|------------------------|----------------------------------------------------------------------------|--------------------|--------------------|------|------|------|
| DC supplies            | s; note 1                                                                  | •                  |                    |      |      | •    |
| V <sub>P</sub>         | supply voltage                                                             |                    | 8.2                | -    | 25   | V    |
| V <sub>FB</sub>        | flyback supply voltage                                                     | note 2             | V <sub>P</sub> + 6 | -    | 60   | V    |
| I <sub>q(VFB)</sub>    | quiescent flyback current                                                  | no load; no signal | _                  | 2.5  | 4    | mA   |
| Vertical circuit       |                                                                            |                    |                    |      |      |      |
| I <sub>defl(p-p)</sub> | deflection current on pins OUTB and OUTA (peak-to-peak value)              |                    | 0.6                | _    | 2.5  | А    |
| I <sub>i(dif)</sub>    | differential input current                                                 | note 3             | _                  | ±500 | ±600 | μΑ   |
| Flyback generator      |                                                                            |                    |                    |      |      |      |
| I <sub>FB(p-p)</sub>   | maximum current during flyback on pin V <sub>FB</sub> (peak-to-peak value) |                    | -                  | _    | 2.5  | А    |
| Guard circu            | Guard circuit; note 1                                                      |                    |                    |      |      |      |
| V <sub>GUARD</sub>     | guard voltage                                                              | guard on           | 5.5                | 6.2  | _    | V    |

## **Notes**

- 1. Voltages refer to pin GND.
- 2. If  $V_{FB}$  is between 40 and 60 V a decoupling capacitor  $C_{FB}$  = 22  $\mu$ F (between pin  $V_{FB}$  and pin GND) and a resistor  $R_{FB}$  = 100  $\Omega$  (between pin  $V_{FB}$  and flyback supply voltage) are required (see Fig.6).
- 3. Differential input current  $I_{i(dif)} = I_{INP} I_{INN}$ .

TDA4867J

# **ORDERING INFORMATION**

| TYPE     | PACKAGE |                                                                                     |          |  |
|----------|---------|-------------------------------------------------------------------------------------|----------|--|
| NUMBER   | NAME    | DESCRIPTION                                                                         | VERSION  |  |
| TDA4867J | DBS9P   | plastic DIL-bent-SIL power package; 9 leads (lead length 12/11 mm); exposed die pad | SOT523-1 |  |

# **BLOCK DIAGRAM**



# TDA4867J

# **PINNING**

| SYMBOL          | PIN | DESCRIPTION                           |
|-----------------|-----|---------------------------------------|
| INP             | 1   | non-inverted input                    |
| INN             | 2   | inverted input                        |
| $V_P$           | 3   | supply voltage                        |
| OUTB            | 4   | output B                              |
| GND             | 5   | ground                                |
| OUTA            | 6   | output A                              |
| V <sub>FB</sub> | 7   | flyback supply voltage                |
| GUARD           | 8   | guard output or power save mode input |
| FEEDB           | 9   | feedback input                        |



# **FUNCTIONAL DESCRIPTION**

The TDA4867J consists of a differential input stage, two output stages, a flyback generator, a protection circuit for the output stages and a guard circuit.

## Differential input stage

The differential input stage has a high CMRR differential current mode input (pin INP and pin INN) that results in a high electromagnetic immunity and is especially suitable for driver units with differential (e.g. TDA485x or SAA4856) and single-ended current signals.

The differential input stage delivers the driver signals for the output stages. In combination with the SAA4856 the power save mode can be achieved via the input pins without additional components.

# **Output stages**

The two output stages are current driven in opposite phase and operate in combination with the deflection coil in a full bridge configuration. Therefore, the TDA4867J requires no external coupling capacitor and operates with one supply voltage ( $V_P$ ) and a separate adjustable flyback supply voltage ( $V_{FB}$ ) only. The deflection current through the coil ( $I_{defl}$ ) is measured with the resistor  $R_m$  which produces a voltage drop:  $U_{rm} \approx R_m \times I_{defl}$ . At pin FEEDB a part of  $I_{defl}$  is fed back to the input stage. The feedback input has a current input characteristic which holds the differential voltage between pin FEEDB and pin OUTB on zero.

Therefore the feedback current (I<sub>FEEDB</sub>) through R<sub>ref</sub> is:

$$I_{\text{FEEDB}} \approx \frac{R_{\text{m}}}{R_{\text{ref}}} \times I_{\text{defl}}$$

The input stage directly compares the driver currents into pins INP and INN with the half of the feedback current ( $I_{\text{FEEDB}}$ ). Any difference of this comparison leads to a more or less driver current for the output stages. The relation between the deflection current and the differential input current ( $I_{\text{i(dif)}} = I_{\text{INP}} - I_{\text{INN}}$ ) is:

$$I_{i(dif)} = 2 \times I_{FEEDB} \approx \frac{R_m}{R_{ref}} \times I_{defl} \times 2 \text{ or:}$$

$$I_{defl} \approx I_{i(dif)} \times \frac{R_{ref}}{2 \times R_m}$$

The deflection current can be adjusted up to  $\pm 1.25$  A by varying R<sub>ref</sub> when R<sub>m</sub> is fixed to 1  $\Omega$ .

# Flyback generator

The flyback generator supplies the output stage A during flyback. This makes it possible to optimize power consumption (supply voltage  $V_P$ ) and flyback time (flyback voltage  $V_{FB}$ ) separately. Due to the absence of a decoupling capacitor the flyback voltage is fully available.

In parallel with the deflection yoke and the damping resistor ( $R_p$ ) an additional capacitor ( $C_{SP}$ ) and a series resistor ( $R_{SP}$ ) have to be used. The flyback time can be optimized depending on the value of  $C_{SP}$ .

# Full bridge current driven vertical deflection booster

TDA4867J

### **Protection**

The output stages are protected against:

- Thermal overshoot in normal operation
- Short-circuit of the coil (pins OUTB and OUTA).

### **Guard circuit**

The internal guard circuit provides a blanking signal for the CRT. The guard signal is active HIGH:

- · At thermal overshoot
- During flyback
- · When missing flyback supply voltage
- When power supply voltage too low,  $V_P < V_{P(min)}$ .

The internal guard circuit will not be activated, if the input signals on pins INP and INN delivered from the driver circuit are out of range or at short-circuit of the coil (pins OUTB and OUTA).

For this reason an external guard circuit can be applied to detect failures of the deflection (see Fig.5). This circuit will be activated when flyback pulses are missing, which is the indication of any abnormal operation.

The guard output pin can be used as input for the power save mode. A current or a voltage has to be applied to the pin. In this case the output stages are switched off completely.

## **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134); voltages referenced to ground (pin GND); unless otherwise specified.

| SYMBOL                                | PARAMETER                       | CONDITIONS | MIN.  | MAX.            | UNIT |
|---------------------------------------|---------------------------------|------------|-------|-----------------|------|
| V <sub>P</sub>                        | supply voltage                  |            | 0     | 30              | V    |
| V <sub>FB</sub>                       | flyback supply voltage          |            | 0     | 60              | V    |
| I <sub>FB</sub>                       | flyback supply current          |            | 0     | ±1.8            | Α    |
| V <sub>INP</sub> , V <sub>INN</sub>   | input voltage                   |            | 0     | 5               | V    |
| I <sub>INP</sub> , I <sub>INN</sub>   | input current                   |            | 0     | ±5              | mA   |
| V <sub>OUTB</sub>                     | output voltage on pin OUTB      |            | 0     | V <sub>P</sub>  | V    |
| V <sub>OUTA</sub>                     | output voltage on pin OUTA      |            | 0     | V <sub>FB</sub> | V    |
| I <sub>OUTB</sub> , I <sub>OUTA</sub> | output current                  | note 1     | 0     | ±1.6            | А    |
| $V_{FEEDB}$                           | feedback voltage                |            | 0     | V <sub>P</sub>  | V    |
| I <sub>FEEDB</sub>                    | feedback current                |            | 0     | ±5              | mA   |
| V <sub>GUARD</sub>                    | guard voltage                   |            | 0     | 10              | V    |
| I <sub>GUARD</sub>                    | guard current                   |            | 0     | ±5              | mA   |
| T <sub>stg</sub>                      | storage temperature             |            | -20   | +150            | °C   |
| T <sub>amb</sub>                      | ambient temperature             |            | -20   | +75             | °C   |
| Tj                                    | junction temperature            | note 2     | -20   | +150            | °C   |
| V <sub>esd</sub>                      | electrostatic discharge voltage | note 3     | -4000 | +4000           | V    |
|                                       |                                 | note 4     | -250  | +250            | V    |

5

# Notes

- 1. Maximum output currents  $I_{\mbox{\scriptsize OUTB}}$  and  $I_{\mbox{\scriptsize OUTA}}$  are limited by current protection.
- 2. Internally limited by thermal protection; will be activated for  $T_i \ge 150$  °C.
- 3. Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor.
- 4. Machine model: equivalent to discharging a 200 pF capacitor through a 0.75  $\mu H$  inductance.

# Full bridge current driven vertical deflection booster

TDA4867J

# THERMAL CHARACTERISTICS

| SYMBOL                | PARAMETER                                         | CONDITIONS | VALUE | UNIT |
|-----------------------|---------------------------------------------------|------------|-------|------|
| R <sub>th(j-mb)</sub> | thermal resistance from junction to mounting base | note 1     | 4     | K/W  |

## Note

1. To minimize the thermal resistance from mounting base to heatsink  $[R_{th(mb-h)}]$  follow the recommended mounting instruction: screw mounting preferred; torque = 40 Ncm; use heatsink compound; isolation plate increases  $R_{th(mb-h)}$ .

# **CHARACTERISTICS**

V<sub>P</sub> = 12 V; T<sub>amb</sub> = 25 °C; V<sub>FB</sub> = 40 V; voltages referenced to ground (pin GND); unless otherwise specified.

| SYMBOL                                | PARAMETER                                                                                              | CONDITIONS                                                        | MIN.               | TYP. | MAX.               | UNIT |
|---------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------|------|--------------------|------|
| DC supplies (                         | pins V <sub>P</sub> and V <sub>FB</sub> )                                                              |                                                                   |                    | •    | •                  |      |
| V <sub>P</sub>                        | supply voltage                                                                                         |                                                                   | 8.2                | _    | 25                 | V    |
| $V_{FB}$                              | flyback supply voltage                                                                                 | note 1                                                            | V <sub>P</sub> + 6 | _    | 60                 | V    |
| I <sub>q(FB)</sub>                    | quiescent flyback current                                                                              | no load; no signal                                                | _                  | 2.5  | 4                  | mA   |
| $I_{q(P)}$                            | quiescent supply current                                                                               | I <sub>defl</sub> = 0                                             | _                  | 80   | 130                | mA   |
| Input stage (p                        | ins INP, INN and FEEDB)                                                                                |                                                                   |                    |      |                    |      |
| I <sub>i(dif)</sub>                   | differential input current                                                                             | note 2                                                            | _                  | ±500 | ±600               | μΑ   |
| l <sub>i(dif)(offset)</sub>           | differential input offset current [I <sub>i(dif)(offset)</sub> = I <sub>INP</sub> – I <sub>INN</sub> ] | $I_{defl} = 0$ ; $R_{ref} = 3 \text{ k}\Omega$ ; $R_m = 1 \Omega$ |                    | _    | ±20                | μΑ   |
| I <sub>INP,</sub> I <sub>INN</sub>    |                                                                                                        |                                                                   | 0                  | ±300 | ±600               | μΑ   |
| V <sub>clamp(INP)</sub>               | input clamp voltage on pin INP                                                                         | $I_{INP} = I_{INN} = 0$ ; note 3                                  | 2.7                | 3.0  | 3.3                | V    |
| V <sub>clamp(INN)</sub>               | input clamp voltage on pin INN                                                                         | $I_{INP} = I_{INN} = 0$ ; note 3                                  | 2.7                | 3.0  | 3.3                | V    |
| I <sub>FEEDB</sub>                    | feedback current                                                                                       |                                                                   | _                  | ±250 | ±300               | μΑ   |
| $V_{FEEDB}$                           | feedback voltage                                                                                       |                                                                   | 1                  | _    | V <sub>P</sub> – 1 | V    |
| Output stages                         | (pins OUTA and OUTB)                                                                                   |                                                                   |                    |      |                    |      |
| I <sub>defl(p-p)</sub>                | deflection current (peak-to-peak value)                                                                |                                                                   | 0.6                | _    | 2.5                | А    |
| I <sub>OUTA</sub> , I <sub>OUTB</sub> | output current                                                                                         |                                                                   | ±0.3               | _    | ±1.25              | А    |
| V <sub>sat(OUTA-GND)</sub>            | saturation voltage pin OUTA to                                                                         | I <sub>OUTA</sub> = 0.7 A                                         | _                  | 1.1  | 1.3                | V    |
|                                       | pin GND                                                                                                | I <sub>OUTA</sub> = 1.25 A; note 4                                | _                  | 1.6  | 1.8                | V    |
| $V_{\text{sat}(\text{VP-OUTA})}$      | saturation voltage pin V <sub>P</sub> to pin OUTA                                                      | I <sub>OUTA</sub> = 0.7 A                                         | _                  | 2.1  | 2.7                | V    |
|                                       |                                                                                                        | I <sub>OUTA</sub> = 1.25 A; note 4                                | _                  | 2.8  | 3.4                | V    |
| $V_{\text{sat}(\text{OUTB-GND})}$     | saturation voltage pin OUTB to                                                                         | I <sub>OUTB</sub> = 0.7 A                                         | _                  | 1.1  | 1.3                | V    |
| pin GND                               |                                                                                                        | I <sub>OUTB</sub> = 1.25 A; note 4                                | _                  | 1.6  | 1.8                | V    |
| $V_{\text{sat}(\text{VP-OUTB})}$      | saturation voltage pin V <sub>P</sub> to pin OUTB                                                      | I <sub>OUTB</sub> = 0.7 A                                         | _                  | 1.0  | 1.4                | V    |
|                                       |                                                                                                        | I <sub>OUTB</sub> = 1.25 A; note 4                                | _                  | 1.6  | 2.0                | V    |
| LE                                    | linearity error                                                                                        | $I_{\text{defl}} = \pm 0.7 \text{ A}$ ; note 5                    | _                  | _    | 2                  | %    |
| $V_{\text{OUTA}}, V_{\text{OUTB}}$    | DC output voltage                                                                                      | $I_{i(dif)} = 0$ ; closed loop                                    | 5.1                | 5.7  | 6.3                | V    |

# Full bridge current driven vertical deflection booster

TDA4867J

| SYMBOL                | PARAMETER                                                                  | CONDITIONS                                          | MIN.               | TYP. | MAX.               | UNIT |
|-----------------------|----------------------------------------------------------------------------|-----------------------------------------------------|--------------------|------|--------------------|------|
| Flyback gene          | erator                                                                     | -                                                   |                    |      | •                  | '    |
| I <sub>FB(p-p)</sub>  | maximum current during flyback on pin V <sub>FB</sub> (peak-to-peak value) |                                                     | _                  | _    | 2.5                | A    |
| V <sub>FB-OUTA</sub>  | voltage drop during flyback between                                        | reverse                                             |                    |      |                    |      |
|                       | pin V <sub>FB</sub> and pin OUTA                                           | $I_{defl} = -0.7 A$                                 | _                  | -2.6 | -3                 | V    |
|                       |                                                                            | $I_{defl} = -1.25 A$                                | _                  | -3.1 | -3.9               | V    |
|                       |                                                                            | forward                                             |                    |      |                    |      |
|                       |                                                                            | $I_{defl} = 0.7 A$                                  | _                  | 5.2  | 6.1                | V    |
|                       |                                                                            | I <sub>defl</sub> = 1.25 A                          | _                  | 5.7  | 6.9                | V    |
| V <sub>th(OUTA)</sub> | switch-on threshold voltage on pin OUTA                                    |                                                     | V <sub>P</sub> – 1 | _    | V <sub>P</sub> + 1 | V    |
| Guard circuit         | (pin GUARD)                                                                | •                                                   |                    |      | •                  | •    |
| V <sub>GUARD</sub>    | output voltage                                                             | guard on;<br>I <sub>GUARD</sub> = -5 mA             | 5                  | 6    | _                  | V    |
|                       |                                                                            | guard off; I <sub>GUARD</sub> = 0                   | _                  | _    | 0.4                | V    |
| I <sub>GUARD</sub>    | output current                                                             | guard on;<br>V <sub>GUARD</sub> > 5 V               | -5                 | _    | _                  | mA   |
| V <sub>ext</sub>      | external voltage                                                           | for guard function                                  | 0                  | _    | 6.5                | V    |
| January Chago         |                                                                            | for power save mode;<br>I <sub>GUARD</sub> = 0.5 mA | 8.2                | _    | 9.5                | V    |

# **Notes**

- 1. If  $V_{FB}$  is between 40 and 60 V a decoupling capacitor  $C_{FB} = 22 \,\mu\text{F}$  (between pin  $V_{FB}$  and pin GND) and a resistor  $R_{FB} = 100 \,\Omega$  (between pin  $V_{FB}$  and flyback supply voltage) are required (see Fig.6).
- 2. Differential input current  $I_{i(dif)} = I_{INP} I_{INN}$ .
- 3. Input resistance is 500  $\Omega$ .
- 4. Required V<sub>P</sub> depends on the impedance of the deflection yoke.
- 5. Deviation of the output slope at a constant input slope.

**TDA4867J** 



TDA4867J

# INTERNAL PIN CONFIGURATION



TDA4867J

# **APPLICATION INFORMATION**





- (2) The value of  $C_{\mbox{\footnotesize SP}}$  is application dependent, but 10 nF minimum is required.

Fig.6 Application diagram with driver circuit TDA485x or SAA4856.

TDA4867J

# Example

Table 1 Values given from application diagram Fig.6

|                                        | •                                       | 0    |
|----------------------------------------|-----------------------------------------|------|
| SYMBOL                                 | VALUE                                   | UNIT |
| I <sub>defl</sub>                      | 0.71                                    | А    |
| L <sub>deflcoil</sub>                  | 5.2                                     | mH   |
| R <sub>deflcoil</sub>                  | $5.4 = 4.2 + 7\% + \Delta R(\vartheta)$ | Ω    |
| R <sub>m</sub>                         | 1 (+1%)                                 | Ω    |
| R <sub>p</sub>                         | 220                                     | Ω    |
| R <sub>ref</sub>                       | 3.4                                     | kΩ   |
| $V_{FB}$                               | 40                                      | V    |
| T <sub>amb</sub>                       | 50                                      | °C   |
| T <sub>deflcoil</sub>                  | 75                                      | °C   |
| R <sub>th(j-mb)</sub>                  | 4                                       | K/W  |
| R <sub>th(mb-amb)</sub> <sup>(1)</sup> | 6                                       | K/W  |

Table 2 Calculated values

| SYMBOL                             | VALUE | UNIT |
|------------------------------------|-------|------|
| V <sub>P</sub>                     | 8.5   | V    |
| t <sub>flb</sub>                   | ≈200  | μs   |
| P <sub>tot</sub>                   | 3.4   | W    |
| P <sub>defl</sub>                  | 0.9   | W    |
| P <sub>IC</sub>                    | 2.5   | W    |
| R <sub>th(tot)</sub>               | 10    | K/W  |
| T <sub>j(max)</sub> <sup>(1)</sup> | 75    | °C   |

## Note

1. 
$$T_{j(max)} = P_{IC} \times [R_{th(j-mb)} + R_{th(mb-amb)}] + T_{amb}$$
.

## Note

1. Use heatsink compound.

Calculation formulae for supply voltage:

$$V_{b1} = V_{sat(VP\text{-}OUTA)} + R_{deflcoil} \times I_{defl} - U'_{L} + R_{m} \times I_{defl} + V_{sat(OUTB\text{-}GND)}$$

$$V_{b2} = V_{sat(OUTA-GND)} + R_{deflcoil} \times I_{defl} + U'_{L} + R_{m} \times I_{defl} + V_{sat(VP-OUTB)}$$

for 
$$V_{b1} > V_{b2}$$
:  $V_P = V_{b1}$ 

for 
$$V_{b2} > V_{b1}$$
:  $V_P = V_{b2}$ 

where:

$$U'_L = L_{deflcoil} \times 2 \times I_{defl} \times f_v$$

 $f_v$  = vertical deflection frequency.

Calculation formulae for power consumption:

$$P_{IC} = P_{tot} - P_{defl}$$

$$P_{tot} = V_p \times \frac{I_{defl}}{2} + V_p \times 0.02 \text{ A} + 0.1 \text{ W} + V_{FB} \times I_{FB}$$

$$P_{defl} = \frac{1}{3} \times (R_{deflcoil} + R_m) \times I_{defl}^2$$

where:

P<sub>IC</sub> = power dissipation of the TDA4867J

P<sub>tot</sub> = total power dissipation

 $P_{defl}$  = power dissipation of the deflection coil.

$$\text{Calculation formulae for flyback time (t_{flb}): } \\ t_{flb} \approx \frac{L_{deflcoil}}{R_{deflcoil} + R_m} \times In \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflcoil} + R_m) \times I_{defl}}{V_{FB} - (R_{deflcoil} + R_m) \times I_{defl}} \\ \\ (\frac{V_{FB} + (R_{deflco$$

TDA4867J

# **PACKAGE OUTLINE**

DBS9P: plastic DIL-bent-SIL power package; 9 leads (lead length 12/11 mm); exposed die pad SOT523-1



## Notes

- 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
- 2. Plastic surface within circle area  $D_1$  may protrude 0.04 mm maximum.

| JEDEC | EIAJ | PROJECTION  | ISSUE DATE                      |
|-------|------|-------------|---------------------------------|
|       |      | - MODEO MON |                                 |
|       |      |             | <del>98-11-12</del><br>00-07-03 |
|       |      |             |                                 |

# Full bridge current driven vertical deflection booster

# TDA4867J

## **SOLDERING**

# Introduction to soldering through-hole mount packages

This text gives a brief insight to wave, dip and manual soldering. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

Wave soldering is the preferred method for mounting of through-hole mount IC packages on a printed-circuit board.

# Soldering by dipping or by solder wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds.

The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T<sub>stg(max)</sub>). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

# Manual soldering

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

# Suitability of through-hole mount IC packages for dipping and wave soldering methods

| PACKAGE                   | SOLDERING METHOD |                         |  |
|---------------------------|------------------|-------------------------|--|
| PACKAGE                   | DIPPING          | WAVE                    |  |
| DBS, DIP, HDIP, SDIP, SIL | suitable         | suitable <sup>(1)</sup> |  |

# Note

1. For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.

# Full bridge current driven vertical deflection booster

TDA4867J

## **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production                          | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

# **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.