May 1989

# DM54LS190/DM74LS190, DM54LS191/DM74LS191 Synchronous 4-Bit Up/Down Counters with Mode Control

## **General Description**

These circuits are synchronous, reversible, up/down counters. The LS191 is a 4-bit binary counter and the LS190 is a BCD counter. Synchronous operation is provided by having all flip-flops clocked simultaneously, so that the outputs change simultaneously when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters.

The outputs of the four master-slave flip-flops are triggered on a low-to-high level transition of the clock input, if the enable input is low. A high at the enable input inhibits counting. Level changes at either the enable input or the down/up input should be made only when the clock input is high. The direction of the count is determined by the level of the down/up input. When low, the counter counts up and when high, it counts down.

These counters are fully programmable; that is, the outputs may be preset to either level by placing a low on the load input and entering the desired data at the data inputs. The output will change independent of the level of the clock input. This feature allows the counters to be used as modulonable. We will be simply modifying the count length with the preset inputs.

The clock, down/up, and load inputs are buffered to lower the drive requirement; which significantly reduces the number of clock drivers, etc., required for long parallel words.

Two outputs have been made available to perform the cascading function: ripple clock and maximum/minimum count. The latter output produces a high-level output pulse with a duration approximately equal to one complete cycle of the clock when the counter overflows or underflows. The ripple clock output produces a low-level output pulse equal in width to the low-level portion of the clock input when an overflow or underflow condition exists. The counters can be easily cascaded by feeding the ripple clock output to the enable input of the succeeding counter if parallel clocking is used, or to the clock input if parallel enabling is used. The maximum/minimum count output can be used to accomplish look-ahead for high-speed operation.

### **Features**

- Counts 8-4-2-1 BCD or binary
- Single down/up count control line
- Count enable control input
- Ripple clock output for cascading
- Asynchronously presettable with load control
- Parallel outputs
- Cascadable for n-bit applications
- Average propagation delay 20 ns
- Typical clock frequency 25 MHz
- Typical power dissipation 100 mW

### **Connection Diagram**

### **Dual-In-Line-Package**



TL/F/6405

Order Number DM54LS190J, DM54LS191J, DM54LS190W,
DM54LS191W, DM74LS190M, DM74LS191M, DM74LS190N, or DM74LS191N
See NS Package Number
J16A, M16A, N16A or W16A

© 1995 National Semiconductor Corporation TL/F.

RRD-B30M105/Printed in U. S. A.



### **Absolute Maximum Ratings (Note)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 7V
Input Voltage 7V
Operating Free Air Temperature Range

Storage Temperature Range  $-65^{\circ}\text{C to} + 150^{\circ}\text{C}$ 

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol          | Paramet               | or             | DMs | 54LS190, L | S191 | DM74LS190, LS191 |     |      | Units  |
|-----------------|-----------------------|----------------|-----|------------|------|------------------|-----|------|--------|
| - Cyllibol      | raiailietei           |                | Min | Nom        | Max  | Min              | Nom | Max  | Oilles |
| V <sub>CC</sub> | Supply Voltage        | Supply Voltage |     | 5          | 5.5  | 4.75             | 5   | 5.25 | V      |
| V <sub>IH</sub> | High Level Input Volt | age            | 2   |            |      | 2                |     |      | ٧      |
| V <sub>IL</sub> | Low Level Input Volt  | age            |     |            | 0.7  |                  |     | 0.8  | V      |
|                 | High Level Output Co  | urrent         |     |            | -0.4 |                  |     | -0.4 | mA     |
| loL             | Low Level Output Cu   | rrent          |     |            | 4    |                  |     | 8    | mA     |
| fclk            | Clock Frequency (No   | ote 4)         | 0   |            | 20   | 0                |     | 20   | MHz    |
| t <sub>W</sub>  | Pulse Width           | Clock          | 25  |            |      | 25               |     |      | ns     |
|                 | (Note 4)              | Load           | 35  |            |      | 35               |     |      | 113    |
| t <sub>SU</sub> | Data Setup Time (No   | ote 4)         | 20  |            |      | 20               |     |      | ns     |
| t <sub>H</sub>  | Data Hold Time (Not   | e 4)           | 0   |            |      | 0                |     |      | ns     |
| t <sub>EN</sub> | Enable Time to Clock  | (Note 4)       | 30  |            |      | 30               |     |      | ns     |
| T <sub>A</sub>  | Free Air Operating T  | emperature     | -55 |            | 125  | 0                |     | 70   | °C     |

# 'LS190 and 'LS191 Electrical Characteristics

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                    | Conditions                                   |        | Min | Typ<br>(Note 1) | Max   | Units |
|-----------------|------------------------------|----------------------------------------------|--------|-----|-----------------|-------|-------|
| VI              | Input Clamp Voltage          | $V_{CC} = Min, I_{I} = -18 \text{ mA}$       |        |     |                 | -1.5  | ٧     |
| V <sub>OH</sub> | High Level Output            | $V_{CC} = Min, I_{OH} = Max$                 | DM54   | 2.5 | 3.4             |       |       |
| Voltage         | $V_{IL} = Max, V_{IH} = Min$ | DM74                                         | 2.7    | 3.4 |                 | V     |       |
| V <sub>OL</sub> | Low Level Output             | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max | DM54   |     | 0.25            | 0.4   |       |
|                 | Voltage                      | $V_{IL} = Max, V_{IH} = Min$                 | DM74   |     | 0.35            | 0.5   | V     |
|                 |                              | $I_{OL} = 4$ mA, $V_{CC} = Min$              | DM74   |     | 0.25            | 0.4   |       |
| II              | Input Current @ Max          | V <sub>CC</sub> = Max                        | Enable |     |                 | 0.3   | mA    |
|                 | Input Voltage                | $V_I = 7V$                                   | Others |     |                 | 0.1   | ]     |
| I <sub>IH</sub> | High Level Input             | V <sub>CC</sub> = Max                        | Enable |     |                 | 60    | μΑ    |
|                 | Current                      | $V_{l} = 2.7V$                               | Others |     |                 | 20    | μ.,   |
| I <sub>IL</sub> | Low Level Input              | V <sub>CC</sub> = Max                        | Enable |     |                 | -1.08 | mA    |
|                 | Current                      | $V_I = 0.4V$                                 | Others |     |                 | -0.4  | ] ""  |
| los             | Short Circuit                | V <sub>CC</sub> = Max                        | DM54   | -20 |                 | -100  | mA    |
|                 | Output Current               | (Note 2)                                     | DM74   | -20 |                 | -100  |       |
| Icc             | Supply Current               | V <sub>CC</sub> = Max (Note 3)               |        |     | 20              | 35    | mA    |

Note 1: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 3:  $\rm\,I_{CC}$  is measured with all inputs grounded and all outputs open.

Note 4:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .



# 'LS190 and 'LS191 Switching Characteristics

at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$  (See Section 1 for Test Waveforms and Output Load)

| Symbol           | Parameter                                          | From (Input)<br>To (Output) |                        |     |                        |     |       |
|------------------|----------------------------------------------------|-----------------------------|------------------------|-----|------------------------|-----|-------|
|                  |                                                    |                             | C <sub>L</sub> = 15 pF |     | C <sub>L</sub> = 50 pF |     | Units |
|                  |                                                    |                             | Min                    | Max | Min                    | Max |       |
| f <sub>MAX</sub> | Maximum Clock<br>Frequency                         |                             | 20                     |     | 20                     |     | MHz   |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Load to<br>Any Q            |                        | 33  |                        | 43  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Load to<br>Any Q            |                        | 50  |                        | 59  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Data to<br>Any Q            |                        | 22  |                        | 26  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Data to<br>Any Q            |                        | 50  |                        | 62  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Ripple Clock    |                        | 20  |                        | 24  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Ripple Clock    |                        | 24  |                        | 33  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Any Q           |                        | 24  |                        | 29  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Any Q           |                        | 36  |                        | 45  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Max/Min         |                        | 42  |                        | 47  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Max/Min         |                        | 52  |                        | 65  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Up/Down to<br>Ripple Clock  |                        | 45  |                        | 50  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Up/Down to<br>Ripple Clock  |                        | 45  |                        | 54  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Down/Up to<br>Max/Min       |                        | 33  |                        | 36  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Down/Up to<br>Max/Min       |                        | 33  |                        | 42  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Enable to<br>Ripple Clock   |                        | 33  |                        | 36  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Enable to<br>Ripple Clock   |                        | 33  |                        | 42  | ns    |









# Physical Dimensions inches (millimeters) 0.220-0.310 [5.59-7.87] 0.005-0.020 TYP 0.290-0.320 [7.37-8.13] 0.005 [0.13] 0.055 ± 0.005 [1.40 ± 0.13] TYP GLASS SEALANT MIN TYP 0.200 [5.08] 0.180 MAX [4.57] MAX TYP 0.010 ± 0.002 TYP [0.25 ± 0.05] 0.150 MIN TYP [3.81] 0.125-0.200 [3.18-5.08] TYP 95°±5° • TYP 90° ± 4° TYP 0.080 [2.03] MAX BOTH ENDS J16A (REV L) 0.100 ± 0.010 [2.54 ± 0.25] 16-Lead Ceramic Dual-In-Line Package (J) Order Number DM54LS190J, DM54LS191J NS Package Number J16A $\frac{0.386 - 0.394}{(9.804 - 10.00)}$ $\frac{0.228 - 0.244}{(5.791 - 6.198)}$ LEAD NO.1 0.010 MAX (0.254) $\frac{0.150 - 0.157}{(3.810 - 3.988)}$ $\frac{0.053 - 0.069}{(1.346 - 1.753)}$ $\frac{0.010 - 0.020}{(0.254 - 0.508)}$ $\frac{0.004-0.010}{(0.102-0.254)}$ 8° MAX TYP ALL LEADS SEATING PLANE 0.014 0.008 - 0.010 (0.203 - 0.254) 0.050 (1.270) TYP - 0.014 - 0.020 (0.356 - 0.508) 0.016 - 0.050 (0.406 - 1.270) TYP ALL LEADS (0.356) TYP ALL LEADS 0.004 (0.102) ALL LEAD TIPS 0.008 (0.203) TYP M16A (REV H) 16-Lead Small Outline Molded Package (M) Order Number DM74LS190M, DM74LS191M NS Package Number M16A

## Physical Dimensions inches (millimeters) (Continued)



16-Lead Molded Dual-In-Line Package (N)
Order Number DM74LS190N, DM74LS191N
NS Package Number N16E



16-Lead Ceramic Flat Package (W)
Order Number DM54LS190W or DM54LS191W
NS Package Number W16A

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Email: onlyge@tevm2.nsc.com
Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 78 32 Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.