

**TPLUS** Integrated Circuits Inc. aP89021/010

A plus make your production A-plus

# **VOICE OTP IC**

# aP89021 – 21sec aP89010 – 10sec

# **APLUS INTEGRATED CIRCUITS INC.**

#### Address:

3 F-10, No. 32, Sec. 1, Chenggung Rd., Taipei, Taiwan 115, R.O.C. (115)台北市南港區成功路一段 32 號 3 樓之 10. Sales E-mail: sales@aplusinc.com.tw

TEL: 886-2-2782-9266

查询aP89010供应商

FAX: 886-2-2782-9255

WEBSITE : <u>http://www.aplusinc.com.tw</u>

**Technology E-mail:** <u>service@aplusinc.com.tw</u>

# **APLUS** Integrated Circuits Inc.

### **FEATURES**

- I Standard CMOS process.
- Embedded 512K/265K bits EPROM.
- 1 21/10 Sec Voice Length at 6 KHz sampling and 4-bit ADPCM compression.
- Maximum 12 voice groups.
- Combination of voice building blocks to extend playback duration.
- 960 table entries are available for voice block combinations.
- User selectable PCM or ADPCM data compress.
- **I** Two triggering modes are available by whole chip option during voice compilation.
  - Key Trigger Mode Combinations of S1 ~ S4 to trigger up to 12 voice groups; SBT for sequential trigger.
  - CPU Parallel Trigger Mode Combinations of S1 ~S4 with SBT goes HIGH to strobe start the voice playback.
- Voice Group Trigger Options: Edge / Level; Hold / Un-hold; Retrigger / Non-retrigger.
- Whole Chip Options: Ramp / No-ramp; Output Options; Key / CPU trigger mode.
- I 16ms (@ 8KHz sampling rate) Debounce Time for both Key and CPU Trigger Modes.
- **I** RST pin set to HIHG to stop playback at once.
- I Three user programmable outputs for STOP plus, BUSY signal and flashing LED.
- Built-in oscillator to control sampling frequency with an external resistor.
- $1 \quad 2.2V 3.6V$  single power supply and < 5uA low stand-by current.
- I PWM Vout1 and Vout2 drive speaker directly.
- D/A COUT to drive speaker through an external BJT.
- I Development System support voice compilation and options selection.

### DESCRIPTION

aP89021/010 high performance Voice OTP is fabricated with Standard CMOS process with embedded 512K/256K bits EPROM. It can store up to 21/10 sec voice message with 4-bit ADPCM compression at 6KHz sampling rate. 8-bit PCM is also available as user selectable option. Two trigger modes, simple Key trigger mode and Parallel CPU trigger mode facilitate different user interface. User selectable triggering and output signal options provide maximum flexibility to various applications. Built-in resistor controlled oscillator, 8-bit current mode D/A output and PWM direct speaker driving output minimize the number of external components. PC controlled programmer and developing software are available.



# PIN CONFIGURATIONS



300 MIL

| PIN NA | MES              |                     |                                             |
|--------|------------------|---------------------|---------------------------------------------|
| PIN    | Playback<br>Mode | OTP Program<br>Mode | Description                                 |
| 1      | OUT1             | OEB                 | Programmable output (I/O pin)               |
| 2      | VOUT1            | -                   | PWM output to drive speaker directly        |
| 3      | VOUT2            | -                   | PWM output to drive speaker directly        |
| 4      | VSS              | VSS                 | Power Ground                                |
| 5      | OUT2             | ΙΟ                  | Programmable output (I/O pin)               |
| 6      | OUT3             |                     | Programmable output (I/O pin)               |
| 7      | COUT             | -                   | D/A current output                          |
| 8      | OSC              | ACLK                | Oscillator input                            |
| 9      | VPP              | VPP                 | Supply voltage for OTP programming          |
| 10     | <b>S</b> 1       | S1                  | Trigger pin (input with internal pull-down) |
| 11     | S2               | S2                  | Trigger pin (input with internal pull-down) |
| 12     | VDD              | -                   | 3.6 – 5.0V Positive Power Supply            |
| 13     | <b>S</b> 3       | S3                  | Trigger (input with internal pull-down)     |
| 14     | S4               | S4                  | Trigger (input with internal pull-down)     |
| 15     | SBT              | PGM                 | Trigger pin (input with internal pull-down) |
| 16     | RST              | DCLK                | Reset pin (input with internal pull-down)   |



# **APLUS** Integrated Circuits Inc.

## **PIN DESCRIPTIONS**

#### **S1 ~ S4**

Input Trigger Pins:

- S1 to S4 are used to trigger the 12 Voice Groups in both Key and CPU Parallel Trigger Mode.
- In OTP Programming Mode, S1 to S4 are used as program enable pins.

#### SBT

Input Trigger Pin:

- In Key Trigger Mode, this pin is trigger pin to trigger the playback of Voice Groups one by one sequentially.
- In CPU Parallel Command Mode, this pin is used as address strobe to latch the input from S1 to S4 and starts the voice playback.
- In OTP Programming Mode, this pin is used as PGM signal.

#### VDD

Power Supply Pin.

#### VSS

Power Ground Pin

#### VOUT1 and VOUT2

Digital PWM output pins which can drive speaker and buzzer directly for voice playback.

#### OSC

During voice playback, an external resistor is connected between this pin and the VDD pin to set the sampling frequency. In OTP Programming Mode, this is the ACLK input signal.

#### VPP

Connection to VDD is required during voice playback. In OTP Programming Mode, this pin is connected to a separate 6.5V power supply.

#### OUT1, OUT2 and OUT3

- In Key Trigger Mode and CPU Parallel Command Mode, these pins are user programmable pins for the STOP pulse, BUSY and LED signals.
- During OTP programming, OUT1 serves as OEB while OUT2 serves as data IO.

#### COUT

Analog 8-bit current mode D/A output for voice playback

#### RST

Chip reset in playback mode or DCLK pin in OTP programming mode.



# APLUS Integrated Circuits Inc. aP89021/010

### **VOICE SECTION COMBINATIONS**

Voice files created by the PC base developing system are stored in the built-in EPROM of the aP89021/010 chip as a number of fixed length Voice Blocks. Voice Blocks are then selected and grouped into Voice Groups for playback. Up to 12 Voice Groups are allowed. A Voice Block Table is used to store the information of combinations of Voice Blocks and then group them together to form Voice Group.

| Chip                              | aP89021   | aP89010   |
|-----------------------------------|-----------|-----------|
| Memory size                       | 512K bits | 256K bits |
| Max no. of Voice Block            | 126       | 124       |
| No. of bytes per Voice Block      | 512       | 256       |
| Max. no. of Voice Group           | 12        | 12        |
| No. of Voice Table entries        | 960       | 960       |
| Voice Length (@ 6KHz 4-bit ADPCM) | 21 sec    | 10 sec    |

#### **Example of Voice Block Combination**

Assume here we have three voice files, they are "How are You?", Sound Effect and Music. Each of the voice file is divided into a number of fixed length Voice Block and stored into the memory.

Voice File 1 - "How are You?" is stored in Voice Block B0 to B12.

Voice File 2 - Sound Effect is stored in Voice Block B13 to B15.

Voice File 3 - Music is Voice Block B16 to B40.

Voice Blocks are grouped together using Voice Table to form Voice Group for playback:

| Group no. | Voice Group contents          | Voice Table Entries |
|-----------|-------------------------------|---------------------|
| Group 1   | "How are You?"                | B0 B12              |
| Group 2   | Sound Effect + "How are You?" | B13 B15 + B0 B12    |
| Group 3   | "How are You?" + Music        | B0 B12 + B16 B40    |
| Group 4   | Music                         | B16 B40             |

### **Voice Data Compression**

Voice File data is stored in the on-chip EPROM as either 4-bit ADPCM or 8-bit PCM format. Voice data stored as 4-bit ADPCM provides 2:1 data compression which can save 50% of memory space. On the other hand, voice data are stored as 8-bit PCM format means no data compression is employed





### **Programmable Options**

In both Key Trigger Mode and CPU Parallel Trigger Mode, user can select different trigger functions and output signals to be sent out from the pins OUT1, OUT2 and OUT3.

Options affect all Voice Group playback are called Whole Chip Options. Options only affect the playback of individual Voice Group are called Group Options.

#### Whole Chip Options

- Key or CPU Parallel Trigger Mode.
- Ramp-up-down enable or disable:

When COUT is used for playback, Ramp-up-down should be enabled. This function eliminates the 'POP' noise at the beginning and end of voice playback.

When VOUT1 and VOUT2 are used to drive speaker directly, Ramp-up-down should be disabled.





Fig. 1 Ramp-up-down Enable



• Output Options:

This option sets up the three output pins OUT1 and OUT2 to send out different signals during voice playback. Four settings are allowed:

|          | OUT1 | OUT2 | OUT3 |
|----------|------|------|------|
| Option 1 | LED2 | LED1 | BUSY |
| Option 2 | STOP | LED1 | LED2 |
| Option 3 | LED1 | BUSY | STOP |

Note: Stop plus must be set to enable in order to have STOP plus to come out. The BUSY output is always HIGH during voice playback.



#### Fig. 3 Output waveforms





#### **Group Options**

User selectable options that affect each individual group are called Group Options. They are:

- Edge or Level trigger
- Unholdable or Holdable trigger
- Re-triggerable or non-retriggerable
- Stop pulse disable or enable

Fig. 4 to Fig. 9 show the voice playback with different combination of triggering mode and the relationship between outputs and voice playback.





# **PLU5** Integrated Circuits Inc.

aP89021/010



Fig. 7 Edge, Unholdable, Non-retrigger

| a. Trigger is shorter than a Voice output | b. Trigger is longer than a Voice output |
|-------------------------------------------|------------------------------------------|
| sı                                        |                                          |
| \$2                                       |                                          |
| COUT Group2 Group1                        | / Group2                                 |
| LED                                       |                                          |
|                                           |                                          |

Fig. 8 Edge, Holdable

| a. Edge Unholdable   |                    |
|----------------------|--------------------|
| SBT                  |                    |
| COUTGroup 1 \Group 2 | /_ Group N Group 1 |
| b. Edge Holdable     |                    |
| SBT                  |                    |
| COUT Group 1 Group 2 | // Group N Group 1 |
| where N is up to 32  | · ·                |

Fig. 9 SBT sequential trigger with Edge Holdable and Unholdable



# PLUS Integrated Circuits Inc.

Overlap trigger is supported with Level/Unholdable trigger options:

| Level / Unholdable Trigger Option                                                            |
|----------------------------------------------------------------------------------------------|
| sı                                                                                           |
| s2                                                                                           |
| COUT Group2 Group1                                                                           |
| Note: Trigger S1 overlaps with Group 2 playback. Group 1 will be played after Group 2.       |
| s1                                                                                           |
| \$2                                                                                          |
| COUT Group 2 Group 1                                                                         |
| Note: Trigger S1 overlaps with S2. Group 1 will be played after Group 2 .                    |
| S1                                                                                           |
| S2                                                                                           |
| COUT Group 2 \ Group 5                                                                       |
| Note: Trigger S2 holds longer than Group 2 playback, with S1 active, Group 5 will be played. |

Fig. 10 Overlap trigger





### **TRIGGER MODES**

There are two triggering modes available for aP89021/010.

Key or CPU Trigger modes are determined by setting the EPORM programmable options during voice data compilation.

#### **Key Trigger Mode**

With this trigger mode, up to 12 Voice Groups are triggered by setting S1 to S4 to HIGH or NC (not connected) in different combinations. Each Voice Group can have its only independent trigger options (See Fig. 4, 5, 7 and 8 for trigger options definition).

Voice Groups can also be triggered sequentially by setting SBT pin to HIGH.

#### **CPU Parallel Trigger Mode**

In this mode, S1 to S4 are set to HIGH or LOW according to the table on the following page and followed by setting the SBT input pin to HIGH, the corresponding Voice Group will be triggered.

Trigger options defined in Fig. 4, 5, 7 and 8 are valid for this mode.



Fig. 11 CPU Parallel Trigger Mode

Note that SBT pin cannot be used as Single Button Sequential trigger in this mode. In stead, it acts as a Strobe input to clock-in the data input from S1 to S4 into the chip.





# Key Trigger Mode

Up to 12 Voice Groups can be triggered by S1 to S4.

| Voice Group | <b>S1</b> | <b>S2</b> | <b>S</b> 3 | <b>S4</b> |
|-------------|-----------|-----------|------------|-----------|
| 1           | HIGH      | NC        | NC         | NC        |
| 2           | NC        | HIGH      | NC         | NC        |
| 3           | NC        | NC        | HIGH       | NC        |
| 4           | NC        | NC        | NC         | HIGH      |
| 5           | HIGH      | HIGH      | NC         | NC        |
| 6           | NC        | HIGH      | HIGH       | NC        |
| 7           | NC        | NC        | HIGH       | HIGH      |
| 8           | HIGH      | NC        | NC         | HIGH      |
| 9           | HIGH      | HIGH      | HIGH       | NC        |
| 10          | NC        | HIGH      | HIGH       | HIGH      |
| 11          | HIGH      | NC        | HIGH       | HIGH      |
| 12          | HIGH      | HIGH      | NC         | HIGH      |

#### **CPU Trigger Mode**

Up to 12 Voice Groups can be triggered by supplying address to [S4:S1] with SBT as strobe signal.

| Voice Group | <b>S4</b> | <b>S</b> 3 | S2 | <b>S1</b> |
|-------------|-----------|------------|----|-----------|
| 1           | 0         | 0          | 0  | 0         |
| 2           | 0         | 0          | 0  | 1         |
| 3           | 0         | 0          | 1  | 0         |
| 4           | 0         | 0          | 1  | 1         |
| 5           | 0         | 1          | 0  | 0         |
| 6           | 0         | 1          | 0  | 1         |
| 7           | 0         | 1          | 1  | 0         |
| 8           | 0         | 1          | 1  | 1         |
| 9           | 1         | 0          | 0  | 0         |
| 10          | 1         | 0          | 0  | 1         |
| 11          | 1         | 0          | 1  | 0         |
| 12          | 1         | 0          | 1  | 1         |

 PLU5 Integrated Circuits Inc.
 aP89021/010

# **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                            | Rating                                              | Unit |
|-----------------------------------|-----------------------------------------------------|------|
| V <sub>DD</sub> - V <sub>SS</sub> | -0.5 ~ +4.5                                         | V    |
| V <sub>IN</sub>                   | $V_{SS}$ - 0.3< $V_{IN}$ < $V_{DD}$ + 0.3           | V    |
| V <sub>OUT</sub>                  | V <sub>SS</sub> <v<sub>OUT<v<sub>DD</v<sub></v<sub> | V    |
| T (Operating):                    |                                                     |      |
| DIP                               | -10 ~ +70                                           | °C   |
| SOP                               | -40 ~ +85                                           | U    |
| T (Junction)                      | -40 ~ +125                                          | °C   |
| T (Storage)                       | -55 ~ +125                                          | °C   |
|                                   |                                                     |      |



# PLU5 Integrated Circuits Inc. aP89021/010

**DC CHARACTERISTICS** ( $T_A = 0$  to 70°C,  $V_{DD} = 3.3V$ ,  $V_{SS} = 0V$ )

| Symbol          | Parameter                         | Min. | Тур. | Max. | Unit | Condition                                                                            |
|-----------------|-----------------------------------|------|------|------|------|--------------------------------------------------------------------------------------|
| V <sub>DD</sub> | Operating Voltage                 | 2.2  | 3.0  | 3.6  | V    |                                                                                      |
| I <sub>SB</sub> | Standby current                   |      | 1    | 5    | μA   | I/O open                                                                             |
| I <sub>OP</sub> | Operating current                 | _    |      | 15   | mA   | I/O open                                                                             |
| V <sub>IH</sub> | "H" Input Voltage                 | 2.5  | 3.0  | 3.5  | V    | V <sub>DD</sub> =3.0V                                                                |
| V <sub>IL</sub> | "L" Input Voltage                 | -0.3 | 0    | 0.5  | V    | V <sub>DD</sub> =3.0V                                                                |
| IOL             | V <sub>OUT</sub> low O/P Current  |      | 120  |      | mA   | Vout=0.3V, V <sub>DD</sub> =3.0V                                                     |
| IOH             | V <sub>OUT</sub> high O/P Current |      | -120 |      | mA   | Vout=2.5V, V <sub>DD</sub> =3.0V                                                     |
| I <sub>CO</sub> | C <sub>OUT</sub> O/P Current      | _    | -3   |      | mA   | V <sub>COUT</sub> =1.0V, V <sub>DD</sub> =3.0V                                       |
| IOH             | O/P high Current                  | _    | -8   |      | mA   | V <sub>OH</sub> =2.5V, V <sub>DD</sub> =3.0V                                         |
| IOL             | O/P low Current                   |      | 8    |      | mA   | V <sub>OL</sub> =0.3V, V <sub>DD</sub> =3.0V                                         |
| ΔF/F            | Frequency Stability               | -5   |      | +5   | %    | $\frac{\text{Fosc}(2.7\text{V}) - \text{Fosc}(3.4\text{V})}{\text{Fosc}(3\text{V})}$ |

**TPLU5** Integrated Circuits Inc.

### TIMING WAVEFORMS



# AC CHARACTERISTICS ( $T_A = 0$ to 70°C, $V_{DD} = 3.3V$ , $V_{SS} = 0V$ , 8KHz sampling)

| Symbol            | Parameter                             | Min. | Тур. | Max. | Unit | Note |
|-------------------|---------------------------------------|------|------|------|------|------|
| t <sub>KD</sub>   | Key trigger debounce time             | 16   |      | _    | ms   | 1    |
| t <sub>KD</sub>   | Key trigger debounce time – retrigger | 24   |      |      | ms   | 1    |
| t <sub>STPD</sub> | STOP pulse output delay time          |      |      | 256  | μs   |      |
| tSTPW             | STOP pulse width                      | _    | 64   | _    | ms   | 1    |
| t <sub>BD</sub>   | BUSY signal output delay time         |      |      | 100  | ns   |      |
| t <sub>BH</sub>   | BUSY signal output hold time          |      | 100  | —    | ns   |      |
| t <sub>AS</sub>   | Address set-up time                   | 100  |      | _    | ns   |      |
| t <sub>AH</sub>   | Address hold time                     | 100  |      | —    | ns   |      |
| tSBTW             | SBT stroke pulse width                | 16   |      |      | ms   | 1    |
| <sup>t</sup> LEDC | LED flash frequency                   |      | 3    |      | Hz   | 2    |

Notes :

1. This parameter is inversely proportional to the sampling frequency.

2. This parameter is proportional to the sampling frequency.



# aP89021/010

# OSCILLATOR RESISTANCE TABLE

| Sampling Frequency | R <sub>OSC</sub> |
|--------------------|------------------|
| KHz                | KOhm             |
| 4.90               | 300              |
| 5.26               | 290              |
| 5.88               | 280              |
| 6.09               | 270              |
| 6.33               | 260              |
| 6.67               | 250              |
| 6.85               | 240              |
| 7.14               | 230              |
| 7.46               | 220              |
| 7.70               | 210              |
| 8.06               | 200              |
| 8.47               | 190              |
| 8.93               | 180              |
| 9.26               | 170              |
| 9.80               | 160              |
| 10.42              | 150              |

| R <sub>OSC</sub> | Sampling Frequency |
|------------------|--------------------|
| KOhm             | KHz                |
| 140              | 11.00              |
| 130              | 11.76              |
| 120              | 12.50              |
| 110              | 13.33              |
| 100              | 14.51              |
| 91               | 15.63              |
| 82               | 16.95              |
| 75               | 18.18              |
| 68               | 19.23              |
| 62               | 20.83              |
| 56               | 22.22              |
| 51               | 23.81              |
| 43               | 25.00              |

Note: The data in the above tables are within 3% accuracy and measured at  $V_{DD} = 3.0V$ . Oscillator frequency is subjected to IC lot to lot variation.





# **TYPICAL APPLICATIONS**

#### **Key Trigger Mode**



Fig. 12 Using 3.3V Battery



 PLU5 Integrated Circuits Inc.
 aP89021/010

#### **CPU Parallel Mode**



Fig. 14 5V CPU Control with COUT





### **Bonding Diagram (aP89021)**



### **Bonding Diagram (aP89010)**



(0,0)

Note: Substrate should be connected to Vss.

Bonding pad size: 80um x 90um





# PACKAGES DIMENSION OUTLINES

#### 16-Pin 300mil P-DIP Package









| SYMBOL | DIMENSION IN INCH | DIMENSION IN MM |
|--------|-------------------|-----------------|
| A      | 0.170 MAX.        | 4.318 MAX.      |
| A1     | 0.015 MIN.        | 0.381 MIN.      |
| A2     | 0.130±0.005       | 3.302±0.127     |
| B      | 0.018 TYP.        | 0.457 TYP.      |
| 81     | 0.050 TYP.        | 1.524 TYP.      |
| С      | 0.010 NOM.        | 0.254 NOM.      |
| D      | 0.752±0.005       | 19.101±0.127    |
| E      | 0.252±0.005       | 6.401±0.127     |
| E1     | 0.300±0.010       | 7.62±0.254      |
| EA     | 0.355±0.020       | 9.017±0.508     |
| Ę      | 0.100 TYP.        | 2.540 TYP.      |
| L      | 0.130±0.010       | 3.302±0.254     |
| Ð      | 0'~15'            | 0'~15'          |

NOTE: 1.DIMENSION D & E DOES NOT INCLUDE FLASH.



**PLUS** Integrated Circuits Inc.

#### 16-Pin 300mil sop Package







| SYMBOLS |       | MAX.  |
|---------|-------|-------|
| A       | 0.093 | 0.104 |
| A1      | D.004 | 0.012 |
| D       | D.398 | 0.413 |
| E       | 0.291 | 0.299 |
| Н       | 0.394 | 0.419 |
| L       | D.016 | 0.050 |
| e e     | D     | 8     |

UNIT : INCH

NOTES:

LJEDEC OUTLINE : MS-013 AA

- 2.DIMENSIONS "D" DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS MOLD FLASH, PROTRUSIONS AND GATE BURRS SHALL NOT EXCEED .15mm (.006in) PER SIDE.
- 3.DIMENSIONS "E" DOES NOT INCLUDE INTER-LEAD FLASH, OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED .25mm (.010in) PER SIDE.

