# PHASE-LOCKED LOOP



The HEF4046B is a phase-locked loop circuit that consists of a linear voltage controlled oscillator (VCO) and two different phase comparators with a common signal input amplifier and a common comparator input. A 7 V regulator (zener) diode is provided for supply voltage regulation if necessary. For functional description see further on in this data.



Fig. 1 Functional diagram.

HEF4046BP: 16-lead DIL; plastic (SOT-38Z).

HEF4046BD: 16-lead DIL; ceramic (cerdip) (SOT-74).

HEF4046BT: 16-lead mini-pack; plastic (SO-16; SOT-109A).

FAMILY DATA: see Family Specifications

Internal Int

ECC 90 104-035.

May 1983



Fig. 2 Pinning diagram.

#### **PINNING**

- 1. Phase comparator pulse output
- 2. Phase comparator 1 output
- Comparator input
- 4. VCO output
- 5. Inhibit input
- 6. Capacitor C1 connection A
- 7. Capacitor C1 connection B
- 8. VSS
- 9. VCO input
- 10. Source-follower output
- 11. Resistor R1 connection
- 12. Resistor R2 connection
- 13. Phase comparator 2 output
- 14. Signal input
- 15. Zener diode input for regulated supply.

### **FUNCTIONAL DESCRIPTION**

### VCO part

The VCO requires one external capacitor (C1) and one or two external resistors (R1 or R1 and R2). Resistor R1 and capacitor C1 determine the frequency range of the VCO. Resistor R2 enables the VCO to have a frequency off-set if required. The high input impedance of the VCO simplifies the design of low-pass filters; it permits the designer a wide choice of resistor/capacitor ranges. In order not to load the low-pass filter, a source-follower output of the VCO input voltage is provided at pin 10. If this pin (SF<sub>OUT</sub>) is used, a load resistor (R<sub>SF</sub>) should be connected from this pin to V<sub>SS</sub>; if unused, this pin should be left open. The VCO output (pin 4) can either be connected directly to the comparator input (pin 3) or via a frequency divider. A LOW level at the inhibit input (pin 5) enables the VCO and the source follower, while a HIGH level turns off both to minimize stand-by power consumption.

#### Phase comparators

The phase-comparator signal input (pin 14) can be direct-coupled, provided the signal swing is between the standard HE4000B family input logic levels. The signal must be capacitively coupled to the self-biasing amplifier at the signal input in case of smaller swings. Phase comparator 1 is an EXCLUSIVE-OR network. The signal and comparator input frequencies must have a 50% duty factor to obtain the maximum lock range. The average output voltage of the phase comparator is equal to  $\frac{1}{2}$   $V_{DD}$  when there is no signal or noise at the signal input. The average voltage to the VCO input is supplied by the low-pass filter connected to the output of phase comparator 1. This also causes the VCO to oscillate at the centre frequency ( $f_0$ ). The frequency capture range (2  $f_0$ ) is defined as the frequency range of input signals on which the PLL will lock if it was initially out of lock. The frequency lock range (2  $f_0$ ) is defined as the frequency range of input signals on which the loop will stay locked if it was initially in lock. The capture range is smaller or equal to the lock range.

With phase comparator 1, the range of frequencies over which the PLL can acquire lock (capture range) depends on the low-pass filter characteristics and this range can be made as large as the lock range. Phase comparator 1 enables the PLL system to remain in lock in spite of high amounts of noise in the input signal. A typical behaviour of this type of phase comparator is that it may lock onto input

frequencies that are close to harmonics of the VCO centre frequency. Another typical behaviour is, that the phase angle between the signal and comparator input varies between  $0^{\rm o}$  and  $180^{\rm o}$  and is  $90^{\rm o}$  at the centre frequency. Figure 3 shows the typical phase-to-output response characteristic.



(1) Average output voltage.

Fig. 3 Signal-to-comparator inputs phase difference for comparator 1.

Figure 4 shows the typical waveforms for a PLL employing phase comparator 1 in locked condition of  $f_0$ .



Fig. 4 Typical waveforms for phase-locked loop employing phase comparator 1 in locked condition of  $f_0$ .

# FUNCTIONAL DESCRIPTION (continued)

Phase comparator 2 is an edge-controlled digital memory network. It consists of four flip-flops, control gating and a 3-state output circuit comprising p and n-type drivers having a common output node. When the p-type or n-type drivers are ON, they pull the output up to  $V_{DD}$  or down to  $V_{SS}$  respectively. This type of phase comparator only acts on the positive-going edges of the signals at SIGNIN and COMPIN. Therefore, the duty factors of these signals are not of importance.

If the signal input frequency is higher than the comparator input frequency, the p-type output driver is maintained ON most of the time, and both the n and p-type drivers are OFF (3-state) the remainder of the time. If the signal input frequency is lower than the comparator input frequency, the n-type output driver is maintained ON most of the time, and both the n and p-type drivers are OFF the remainder of the time. If the signal input and comparator input frequencies are equal, but the signal input lags the comparator input in phase, the n-type output driver is maintained ON for a time corresponding to the phase difference. If the comparator input lags the signal input in phase, the p-type output driver is maintained ON for a time corresponding to the phase difference. Subsequently, the voltage at the capacitor of the low-pass filter connected to this phase comparator is adjusted until the signal and comparator inputs are equal in both phase and frequency. At this stable point, both p and n-type drivers remain OFF and thus the phase comparator output becomes an open circuit and keeps the voltage at the capacitor of the low-pass filter constant.

Moreover, the signal at the phase comparator pulse output (PCP<sub>OUT</sub>) is a HIGH level which can be used for indicating a locked condition. Thus, for phase comparator 2 no phase difference exists between the signal and comparator inputs over the full VCO frequency range. Moreover, the power dissipation due to the low-pass filter is reduced when this type of phase comparator is used because both p and n-type output drivers are OFF for most of the signal input cycle. It should be noted that the PLL lock range for this type of phase comparator is equal to the capture range, independent of the low-pass filter. With no signal present at the signal input, the VCO is adjusted to its lowest frequency for phase comparator 2. Figure 5 shows typical waveforms for a PLL employing this type of phase comparator in locked condition.



Fig. 5 Typical waveforms for phase-locked loop employing phase comparator 2 in locked condition.

MSI

Figure 6 shows the state diagram for phase comparator 2. Each circle represents a state of the comparator. The number at the top, inside each circle, represents the state of the comparator, while the logic state of the signal and comparator inputs are represented by a '0' for a logic LOW or a '1' for a logic HIGH, and they are shown in the left and right bottom of each circle.

The transitions from one to another result from either a logic change at the signal input (S) or the comparator input (C). A positive-going and a negative-going transition are shown by an arrow pointing up or down respectively.

The state diagram assumes, that only one transition on either the signal input or comparator input occurs at any instant. States 3, 5, 9 and 11 represent the condition at the output when the p-type driver is ON, while states 2, 4, 10 and 12 determine the condition when the n-type driver is ON. States 1, 6, 7 and 8 represent the condition when the output is in its high impedance OFF state; i.e. both p and n-type drivers are OFF, and the PCPOUT output is HIGH. The condition at output PCPOUT for all other states is LOW.



 $S\uparrow$  : 0 to 1 transition at the signal input.

 $C \downarrow : 1$  to 0 transition at the comparator input.

Fig. 6 State diagram for comparator 2.

# D.C. CHARACTERISTICS

 $V_{SS} = 0 V$ 

|                                   | V <sub>DD</sub><br>V | symbol         | -40<br>typ. max. |                | T <sub>amb</sub> ( <sup>o</sup> C)<br>+ 25<br>typ. max. |                | + 85<br>typ. max. |                   |                |
|-----------------------------------|----------------------|----------------|------------------|----------------|---------------------------------------------------------|----------------|-------------------|-------------------|----------------|
| Supply current<br>(note 1)        | 5<br>10<br>15        | I <sub>D</sub> | _<br>_<br>_      | _<br>_<br>_    | 20<br>300<br>750                                        |                | _<br>_<br>_       | _<br>_<br>_       | μΑ<br>μΑ<br>μΑ |
| Quiescent device current (note 2) | 5<br>10<br>15        | IDD            | <u>-</u><br>-    | 20<br>40<br>80 |                                                         | 20<br>40<br>80 | _<br>_<br>_       | 150<br>300<br>600 | μΑ<br>μΑ<br>μΑ |

### Notes

- 1. Pin 15 open; pin 5 at  $V_{DD}$ ; pins 3 and 9 at  $V_{SS}$ ; pin 14 open. 2. Pin 15 open; pin 5 at  $V_{DD}$ ; pins 3 and 9 at  $V_{SS}$ ; pin 14 at  $V_{DD}$ ; input current pin 14 not included.

# A.C. CHARACTERISTICS

 $V_{SS}$  = 0 V;  $T_{amb}$  = 25 °C;  $C_L$  = 50 pF; input transition times  $\leq$  20 ns

|                                                                                              | V <sub>DD</sub><br>V | symbol            | min.               | typ.              | max.              | •                      |                                                                                              |
|----------------------------------------------------------------------------------------------|----------------------|-------------------|--------------------|-------------------|-------------------|------------------------|----------------------------------------------------------------------------------------------|
| Phase comparators Operating supply                                                           |                      |                   |                    |                   |                   |                        |                                                                                              |
| voltage                                                                                      |                      | V <sub>DD</sub>   | 3                  |                   | 15                | V                      |                                                                                              |
| Input resistance<br>at SIGN <sub>IN</sub>                                                    | 5<br>10<br>15        | R <sub>IN</sub>   |                    | 750<br>220<br>140 |                   | $k\Omega \ k\Omega \ $ | at self-bias<br>operating point                                                              |
| A.C. coupled input<br>sensitivity<br>at SIGN <sub>IN</sub>                                   | 5<br>10<br>15        | V <sub>IN</sub>   |                    | 150<br>150<br>200 |                   | mV<br>mV<br>mV         | peak-to-peak values;<br>R1 = 10 kΩ; R2 = ∞;<br>C1 = 100 pF; independent<br>of the lock range |
| D.C. coupled input<br>sensitivity at<br>SIGN <sub>IN</sub> ; COMP <sub>IN</sub><br>LOW level | 5<br>10<br>15        | VIL               |                    |                   | 1,5<br>3,0<br>4,0 |                        | full temperature range                                                                       |
| HIGH level                                                                                   | 5<br>10<br>15        | V <sub>IH</sub>   | 3,5<br>7,0<br>11,0 |                   | ŕ                 | V<br>V<br>V            | Tull telliperature range                                                                     |
| Input current<br>at SIGN <sub>IN</sub>                                                       | 5<br>10<br>15        | + I <sub>IN</sub> |                    | 7<br>30<br>70     |                   | μΑ<br>μΑ<br>μΑ         | SIGN <sub>IN</sub> at V <sub>DD</sub>                                                        |
|                                                                                              | 5<br>10<br>15        | -I <sub>IN</sub>  |                    | 3<br>18<br>45     |                   | μΑ<br>μΑ<br>μΑ         | SIGN <sub>IN</sub> at V <sub>SS</sub>                                                        |

A.C. CHARACTERISTICS  $V_{SS}$  = 0 V;  $T_{amb}$  = 25 °C;  $C_L$  = 50 pF; input transition times  $\leq$  20 ns

|                                                                                   | V <sub>DD</sub><br>V | symbol           | min.              | typ.                                                  | max      | ζ.                             |                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------|----------------------|------------------|-------------------|-------------------------------------------------------|----------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCO<br>Operating supply<br>voltage                                                |                      | V <sub>DD</sub>  | 3                 |                                                       | 15<br>15 | V<br>V                         | as fixed oscillator only phase-locked loop operation                                                                                                                                                                     |
| Power dissipation                                                                 | 5<br>10<br>15        | P                |                   | 150<br>2500<br>9000                                   |          | μW<br>μW<br>μW                 | $\begin{cases} f_0 = 10 \text{ kHz; R1} = 1 \text{ M}\Omega; \\ R2 = \infty; \text{ VCO}_{\text{IN}} \text{ at } \frac{1}{2} \text{ V}_{\text{DD}}; \\ \text{see also Figs 10 and 11} \end{cases}$                       |
| Maximum operating frequency                                                       | 5<br>10<br>15        | f <sub>max</sub> | 0,5<br>1,0<br>1,3 | 1,0<br>2,0<br>2,7                                     |          | MHz<br>MHz<br>MHz              | $\begin{cases} VCO_{\text{IN}} \text{ at } V_{\text{DD}}; \\ R1 = 10 \text{ k}\Omega; R2 = \infty; \\ C1 = 50 \text{ pF} \end{cases}$                                                                                    |
| Temperature/<br>frequency<br>stability                                            | 5<br>10<br>15        |                  |                   | 0,22-0,30<br>0,04-0,05<br>0,01-0,05                   |          | %/ºC<br>%/ºC<br>%/ºC           | no frequency offset (f <sub>min</sub> = 0); see also note 1                                                                                                                                                              |
|                                                                                   | 5<br>10<br>15        |                  |                   | 0-0,22<br>0-0,04<br>0-0,01                            |          | %/ºC<br>%/ºC<br>%/ºC           | with frequency offset (f <sub>min</sub> > 0); see also note 1                                                                                                                                                            |
| Linearity                                                                         | 5<br>10<br>15        |                  | :                 | 0,50<br>0,25<br>0,25                                  |          | %<br>%<br>%                    | $\begin{array}{c} \text{R1} > \text{10 k}\Omega \\ \text{R1} > \text{400 k}\Omega \\ \text{R1} = \text{1 M}\Omega \end{array} \begin{array}{c} \text{see Fig. 13} \\ \text{and Figs 14} \\ \text{15 and 16} \end{array}$ |
| Duty factor at VCOOUT                                                             | 5<br>10<br>15        | δ                |                   | 50<br>50<br>50                                        |          | %<br>%<br>%                    |                                                                                                                                                                                                                          |
| Input resistance at VCO <sub>IN</sub>                                             | 5<br>10<br>15        | R <sub>IN</sub>  |                   | 10 <sup>6</sup><br>10 <sup>6</sup><br>10 <sup>6</sup> |          | $\Omega$ M $\Omega$ M $\Omega$ |                                                                                                                                                                                                                          |
| Source follower<br>Offset voltage<br>VCO <sub>IN</sub> minus<br>SF <sub>OUT</sub> | 5<br>10<br>15<br>5   |                  |                   | 1,7<br>2,0<br>2,1<br>1,5                              |          | V<br>V<br>V                    | $\begin{cases} R_{SF} = 10 \text{ k}\Omega; \\ VCO_{IN} \text{ at } \frac{1}{2} \text{ V}_{DD} \end{cases}$ $R_{SF} = 50 \text{ k}\Omega;$                                                                               |
|                                                                                   | 10<br>15             |                  |                   | 1,7<br>1,8                                            |          | V                              | VCO <sub>IN</sub> at ½ V <sub>DD</sub>                                                                                                                                                                                   |
| Linearity                                                                         | 5<br>10<br>15        |                  |                   | 0,3<br>1,0<br>1,3                                     |          | %<br>%<br>%                    | $\begin{cases} RSF > 50 \text{ k}\Omega; \\ \text{see Fig. 13} \end{cases}$                                                                                                                                              |
| Zener diode<br>Zener voltage                                                      |                      | $ V_Z $          |                   | 7,3                                                   |          | V                              | I <sub>7</sub> = 50 μA                                                                                                                                                                                                   |
| Dynamic resistance                                                                |                      | RZ               |                   | 25                                                    |          | Ω                              | I <sub>Z</sub> = 1 mA                                                                                                                                                                                                    |

# Notes

1. Over the recommended component range.

### **DESIGN INFORMATION**

| characteristic                                                | using phase comparator 1                                                                                     | using phase comparator 2                                                                                                                                           |  |  |  |  |  |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| No signal on SIGN <sub>IN</sub>                               | VCO in PLL system adjusts to centre frequency (f <sub>o</sub> )                                              | VCO in PLL system adjusts to min. frequency (f <sub>min</sub> )                                                                                                    |  |  |  |  |  |
| Phase angle between SIGN <sub>IN</sub> and COMP <sub>IN</sub> | 90° at centre frequency (f <sub>0</sub> ), approaching 0° and 180° at ends of lock range (2 f <sub>L</sub> ) | always 0 <sup>0</sup> in lock<br>(positive-going edges)                                                                                                            |  |  |  |  |  |
| Locks on harmonics of<br>centre frequency                     | yes                                                                                                          | no                                                                                                                                                                 |  |  |  |  |  |
| Signal input noise rejection                                  | high                                                                                                         | low                                                                                                                                                                |  |  |  |  |  |
| Lock frequency range (2 $f_L$ )                               |                                                                                                              | the frequency range of the input signal on which the loop will stay locked if it was initially in lock; $2 f_L = full \ VCO \ frequency range = f_{max} - f_{min}$ |  |  |  |  |  |
| Capture frequency<br>range (2 f <sub>C</sub> )                | the frequency range of the input signal on which the loop will lock if it was initially out of lock          |                                                                                                                                                                    |  |  |  |  |  |
|                                                               | depends on low-pass filter characteristics; $f_C < f_L$                                                      | $f_C = f_L$                                                                                                                                                        |  |  |  |  |  |
| Centre frequency (f <sub>o</sub> )                            | the frequency of the VCO whe                                                                                 | the frequency of the VCO when VCO $_{ m IN}$ at $^{1\!\!2}{ m V}_{ m DD}$                                                                                          |  |  |  |  |  |

#### VCO component selection

Recommended range for R1 and R2: 10 k $\Omega$  to 1 M $\Omega$ ; for C1: 50 pF to any practical value.

- 1. VCO without frequency offset (R2 = ∞).

  - a. Given  $f_0$ : use  $f_0$  with Fig. 7 to determine R1 and C1. b. Given  $f_{max}$ : calculate  $f_0$  from  $f_0$  = ½  $f_{max}$ ; use  $f_0$  with Fig. 7 to determine R1 and C1.
- 2. VCO with frequency offset.
  - a. Given  $f_0$  and  $f_L$ : calculate  $f_{min}$  from the equation  $f_{min} = f_0 f_L$ ; use  $f_{min}$  with Fig. 8 to determine R2 and C1; calculate
    - $\frac{f_{max}}{f_{min}} \text{ from the equation } \frac{f_{max}}{f_{min}} = \frac{f_{o} + f_{L}}{f_{o} f_{L}}; \text{ use } \frac{f_{max}}{f_{min}} \text{ with Fig. 9 to determine the ratio R2/R1 to}$ obtain R1.
  - b. Given  $f_{min}$  and  $f_{max}$ : use  $f_{min}$  with Fig. 8 to determine R2 and C1; calculate  $\frac{f_{max}}{f_{min}}$ ; use  $\frac{f_{max}}{f_{min}}$ with Fig. 9 to determine R2/R1 to obtain R1.



Fig. 7 Typical centre frequency as a function of capacitor C1;  $T_{amb}$  = 25 °C;  $VCO_{IN}$  at  $\frac{1}{2}$   $V_{DD}$ ; INH at  $V_{SS}$ ; R2 =  $\infty$ .



Fig. 8 Typical frequency offset as a function of capacitor C1;  $T_{amb}$  = 25 °C; VCO IN at VSS; INH at VSS; R1 =  $\infty$ .



Fig. 9 Typical ratio of R2/R1 as a function of the ratio  $f_{\mbox{\scriptsize max}}/f_{\mbox{\scriptsize min}}.$ 



Fig. 10 Power dissipation as a function of R1; R2 =  $\infty$ ; VCO<sub>1N</sub> at ½ V<sub>DD</sub>; C<sub>L</sub> = 50 pF.



Fig. 11 Power dissipation as a function of R2; R1 =  $\infty$ ; VCO<sub>IN</sub> at VSS (0 V); C<sub>L</sub> = 50 pF.



Fig. 12 Power dissipation of source follower as a function of R<sub>SF</sub>; VCO<sub>IN</sub> at  $\frac{1}{2}$  V<sub>DD</sub>; R1 =  $\infty$ ; R2 =  $\infty$ .



Fig. 13 Definition of linearity (see a.c. characteristics).

For VCO linearity:

$$f'_0 = \frac{f_1 + f_2}{2}$$
  
Iin. =  $\frac{f'_0 - f_0}{f'_0} \times 100\%$ 

Figure 13 and the above formula also apply to source follower linearity: substitute VSF OUT for f.

$$\Delta$$
V = 0,3 V at V<sub>DD</sub> = 5 V  
 $\Delta$ V = 2,5 V at V<sub>DD</sub> = 10 V  
 $\Delta$ V = 5 V at V<sub>DD</sub> = 15 V



Fig. 14 VCO frequency linearity as a function of R1; R2 =  $\infty$ ; V<sub>DD</sub> = 5 V.





Fig. 15 VCO frequency linearity as a function of R1; R2 =  $\infty$ ; V<sub>DD</sub> = 10 V.

Fig. 16 VCO frequency linearity as a function of R1; R2 =  $\infty$ ; V<sub>DD</sub> = 15 V.