查询4027供应商

Data sheet acquired from Harris Semiconductor SCH5032C – Revised October 2003

### CMOS Dual J-K Master-Slave Flip-Flop

#### High-Voltage Types (20-Volt Rating)

■ CD4027B is a single monolithic chip integrated circuit containing two identical complementary-symmetry J-K masterslave flip-flops. Each flip-flop has provisions for individual J, K, Set, Reset, and Clock input signals. Buffered Q and Q signals are provided as outputs. This inputoutput arrangement provides for compatible operation with the RCA-CD4013B dual Dtype flip-flop.

The CD4027B is useful in performing control, register, and toggle functions. Logic levels present at the J and K inputs along with internal self-steering control the state of each flip-flop; changes in the flip-flop state are synchronous with the positivegoing transition of the clock pulse. Set and reset functions are independent of the clock and are initiated when a high level signal is present at either the Set or Reset input.

The CD4027B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

#### MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD)

Voltages referenced to Vss Terminal)

DOWED DISSIDATION DED DACKAGE (Pa)

| INPUT VOLTAGE RANGE, ALL INPUTS | -0.5V to V <sub>DD</sub> +0.5V |
|---------------------------------|--------------------------------|
| DC INPUT CURRENT, ANY ONE INPUT | ±10mA                          |

| POWER DISSIFATION FER FACINGE (FD).                           |                                      |
|---------------------------------------------------------------|--------------------------------------|
| For $T_A = -55^{\circ}C$ to $+100^{\circ}C$                   |                                      |
| For $T_A = +100^{\circ}$ C to $+125^{\circ}$ C                | Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                      |                                      |
| FOR T <sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Pack |                                      |
|                                                               | 5500 h ( 10500                       |

| OPERATING-TEMPERATURE HANGE (TA)                                   |                 |
|--------------------------------------------------------------------|-----------------|
| STORAGE TEMPERATURE RANGE (Tstg)                                   | -65°C to +150°C |
| LEAD TEMPERATURE (DURING SOLDERING):                               |                 |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max | +265°C          |

\* RESET ō. ĊL 2(14) MASTER ....Ö TG ດັບເສ TG cί **š**(1)Ô TG TG \* SET cī. сL CLOCI \* CLC 3(13) O ARE PROTECTED BY CMOS PROTECTION NETWORK

Features:

- Set-Reset capability
- Static flip-flop operation retains state indefinitely with clock level either "high" or "low"
- Medium speed operation 16 MHz (typ.) clock toggle rate at 10 V
- Standardized symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full packagetemperature range):



- = 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 139, "Standard Specifications for Description of 'B' Series CMOS Devices"

..... -0.5V to +20V

Applications:

Registers, counters, control circuits



WWW.DZSC.COM



TERMINAL ASSIGNMENT



|               |     |       |     | TATE                    |              | NEXT STATE |   |             |  |
|---------------|-----|-------|-----|-------------------------|--------------|------------|---|-------------|--|
| INFUTS OUTPUT |     |       |     | CL.                     | OUTPUTS      |            |   |             |  |
| J             | ٠ĸ  | `\$   | R   | ́°Ф.                    |              | ٥          | হ |             |  |
| 1             | x   | 0     | 0   | 0                       | $\checkmark$ | I.         | 0 |             |  |
| x             | 0   | .0    | 0   | 1                       | $\checkmark$ | Ł          | 0 |             |  |
| 0             | X   | 0     | 0   | 0                       | 1            | 0          | ı |             |  |
| ×             | T   | 0     | 0   | · · ·                   |              | 0          | 1 |             |  |
| x             | ×   | 0     | 0   | ×                       | ~            |            |   | - NO CHANGE |  |
| x             | ×   | 1     | 0   | x                       | x            | 1          | 0 |             |  |
| x             | ×   | 0     | 1   | ×                       | ×            | 0          | 1 |             |  |
| x             | х   | Τ.    | 1   | ×                       | x            | 1          | 1 |             |  |
| LO            | GIC | 0 = I | LOW | LEVEL<br>LEVEL<br>HANGE |              |            |   | 92CM- 27551 |  |

捷多邦,专业PCB打样工厂,24小时加急出货

CD4027B Types

Fig.1 - Logic diagram and truth table for CD4027B (one of two identical J-K flip flops).

### CD4027B Types

#### RECOMMENDED OPERATING CONDITIONS at $T_A = 25^{\circ}C$ , Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                             | VDD           | LIMITS<br>All<br>Packages |              | UNITS |
|----------------------------------------------------------------------------|---------------|---------------------------|--------------|-------|
|                                                                            | (Ý)           | Min.                      | Max.         |       |
| Supply-Voltage Range<br>(For $T_A$ = Full Package Temperature Range)       | <del></del>   | 3                         | 18           | v     |
|                                                                            | 5             | 200                       | . –          |       |
| Data Setup Time ts                                                         | 10            | 75<br>50                  |              | ns    |
| Clock Pulse Width tw                                                       | 5<br>10       | 140<br>60                 | -            | ns    |
|                                                                            | 15<br>5       | 40                        | -            |       |
| Clock Input Frequency (Toggle Mode) f <sub>CL</sub>                        | 10<br>15      | dc                        | 8<br>12      | MHz   |
| Clock Rise or Fall Time t <sub>r</sub> CL <sup>*</sup> , t <sub>f</sub> CL | 5<br>10<br>15 | -                         | 45<br>5<br>2 | μs    |
| Set or Reset Pulse Width tw                                                | 5<br>10<br>15 | 180<br>80<br>50           | -            | ns    |











Steel 1 0 TIMESPATIN

ORAIN~TO-SOURCE



Fig.9 - Quiescent device current test circuit.

# CD4027B Types

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-                                   | CON      | IDITIONS LIMITS AT INDICATED TEMPERATURES (°C) |     |       |       |             |       |          |                   |      |    |  |
|-------------------------------------------|----------|------------------------------------------------|-----|-------|-------|-------------|-------|----------|-------------------|------|----|--|
| TERISTIC                                  | Vo       | VIN                                            | VDD |       |       |             |       | +25      |                   |      |    |  |
|                                           | (V)      | (V)                                            | (V) | 55    | -40   | +85         | +125  | Min.     | Typ.              | Max. |    |  |
| Quiescent                                 | · –      | 0,5                                            | 5   | 1     | 1     | 30          | 30    | -        | 0.02              | 1    |    |  |
| Device                                    | _        | 0,10                                           | 10  | 2     | 2     | 60          | 60    |          | 0.02              | 2    |    |  |
| Current                                   |          | 0,15                                           | 15  | 4     | 4     | 120         | 120   |          | 0.02              | 4    | μΑ |  |
| <sup>†</sup> DD Max.                      |          | 0,20                                           | 20  | 20    | 20    | 600         | 600   | -        | 0.04              | 20   |    |  |
| Output Low                                |          |                                                |     |       |       |             |       |          | · · · ·           |      |    |  |
| (Sink)                                    | 0.4      | 0,5                                            | 5   | 0.64  | 0.61  | 0.42        | 0.36  | 0.51     | 1                 | _    |    |  |
| Current,                                  | 0.5      | 0,10                                           | 10  | 1.6   | 1.5   | 1.1         | 0.9   | 1.3      | 2.6               | _    |    |  |
| IOL Min.                                  | 1.5      | 0,15                                           | 15  | 4.2   | 4     | 2.8         | 2.4   | 3.4      | 6.8               | - 1  |    |  |
| Output High                               | 4.6      | 0,5                                            | 5   | -0.64 | -0.61 | -0.42       |       |          | -1                |      | mA |  |
| (Source)                                  | 2.5      | 0,5                                            | 5   | -2    | -1.8  | -1.3        | -1.15 | -1.6     | -3.2              | _    |    |  |
| Current,                                  | 9.5      | 0,10                                           | 10  | -1.6  | -1.5  | -1.1        | -0.9  | -1.3     | -2.6              |      |    |  |
| IOH Min.                                  | 13.5     | 0,15                                           | 15  | -4.2  | 4     | -2.8        | -2.4  | -3.4     | -6.8              | -    |    |  |
| Output Volt-                              |          |                                                |     |       |       | · · · · · · |       |          |                   |      | ·  |  |
| age :                                     | -        | 0,5                                            | 5   |       | 0.0   | )5          |       | _        | 0                 | 0.05 |    |  |
| Low-Level,                                |          | 0,10                                           | 10  |       | 0.0   | )5          |       | _        | 0                 | 0.05 |    |  |
| V <sub>OL</sub> Max.                      | ·        | 0,15                                           | 15  |       | 0.0   | )5          |       | -        | 0                 | 0.05 |    |  |
| Output Volt-                              |          |                                                |     |       |       |             | •     |          | -                 |      | V  |  |
| age:                                      | `        | 0,5                                            | 5   |       | 4.9   | 95          |       | 4.95     | 5                 | -    |    |  |
| High-Level,                               | —        | 0,10                                           | 10  |       | 9.9   | 95          |       | 9.95     | 10                |      |    |  |
| V <sub>OH</sub> Min.                      | -        | 0,15                                           | 15  |       | 14.   | 95          |       | 14.95    | 15                | ···  |    |  |
| Input Low                                 | 0.5,4.5  | _                                              | 5   |       | 1.    | 5           |       | _        |                   | 1.5  |    |  |
| Voltage,                                  | 1,9      | —                                              | 10  |       | 3     | 1           |       | <u> </u> | _                 | 3    |    |  |
| VIL Max.                                  | 1.5,13.5 | -                                              | 15  |       | 4     |             |       |          | - <u>-</u>        | 4    |    |  |
| Input High                                | 0.5,4.5  |                                                | 5   |       | 3.    | 5           |       | 3.5      |                   | _    | V  |  |
| Voltage,                                  | 1,9      | ]                                              | 10  |       | 7     |             |       | 7        | . —               | -    | 1  |  |
| V <sub>IH</sub> Min.                      | 1.5,13.5 | -                                              | 15  |       | 1     | 1           |       | 11       |                   | ·    | -  |  |
| Input<br>Current,<br>I <sub>IN</sub> Max. | -        | 0,18                                           | 18  | ±0.1  | ±0.1  | ±1          | ±1    | _        | ±10 <sup>-5</sup> | ±0.1 | μA |  |



Dimensions in millimeters are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3})$ .

Dimensions and Pad Layout for CD4027BH

ma Pana Pa

# DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C; Input t<sub>f</sub>, t<sub>f</sub> = 20 ns, CL = 50 pF, RL = 200 k $\Omega$

|                                        |     |      |           | •    |               |
|----------------------------------------|-----|------|-----------|------|---------------|
|                                        |     |      | LIMITS    |      |               |
| CHARACTERISTIC                         | VDD | A    | II Packag | es   | UNITS         |
|                                        | (V) | Min. | Тур.      | Max. |               |
| Propagation Delay Time:                | 5   | _    | 150       | 300  |               |
| Clock to Q or Q Outputs                | 10  |      | 65        | 130  | ns            |
| <sup>t</sup> PHL <sup>, t</sup> PLH    | 15  | ) _  | 45        | 90   | <b>)</b>      |
|                                        | 5   |      | 150       | 300  | al esta de se |
| Set to Q or Reset to Q tPLH            | 10  | -    | 65        | 130  | ns            |
|                                        | 15  | . –  | 45        | 90   |               |
|                                        | 5   | -    | 200       | 400  |               |
| Set to Q or Reset to Q tPHL            | 10  | -    | 85        | 170  | ns            |
|                                        | 15  |      | 60        | 120  |               |
|                                        | 5   | -    | 100       | 200  |               |
| Transition Time tTHL, tTLH             | 10  | - "· | 50        | 100  | ns .          |
|                                        | 15  | -    | 40        | 80   | · · _         |
| Maximum Clock Input                    | 5   | 3.5  | 7         |      | 1.1.24        |
| Frequency <sup>#</sup> (Toggle Mode)   | 10  | 8    | 16        | ) _  | MHz           |
| fCL                                    | 15  | 12   | 24        |      | 1 ·           |
|                                        | 5   | -    | 70        | 140  |               |
| Minimum Clock Pulse Width tw           | 10  | -    | 30        | 60   | ns            |
|                                        | 15  |      | 20        | 40   |               |
| Minimum Set or Reset Pulse             | 5   | -    | .90       | 180  | -             |
| Width tw                               | 10  | - 1  | 40        | 80   | ns            |
|                                        | 15  | -    | 25        | 50   |               |
|                                        | 5   |      | 100       | 200  |               |
| Minimum Data Setup Time t <sub>S</sub> | 10  | -    | 35        | 75   | ns            |
|                                        | 15  |      | 25        | 50   |               |
| Clock Input Rise or Fall Time          | 5   |      |           | 45   |               |
| • • •                                  | 10  | -    | -         | 5    | μs            |
| trCL <sup>, t</sup> fCL                | 15  |      | -         | 2    |               |
| Input Capacitance Cj                   |     | -    | 5         | 7.5  | pF            |
|                                        |     |      |           |      |               |

# Input  $t_r$ ,  $t_f = 5$  ns.

ma Pe



Fig. 13—Dynamic power dissipation test circuit.



Fig.10 – Typical propagation delay time vs. load capacitance (CLOCK or SET to Q, CLOCK or RESET to Q.



Fig.11 — Typical propagation delay time vs. load capacitance (SET to Q or RESET to Q).



COMMERCIAL CMOS



# PACKAGE OPTION ADDENDUM

28-Feb-2005

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup>            |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|-------------------------------------------|
| CD4027BE         | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                            |
| CD4027BF         | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                            |
| CD4027BF3A       | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                            |
| CD4027BM         | ACTIVE                | SOIC            | D                  | 16   | 40             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| CD4027BM96       | ACTIVE                | SOIC            | D                  | 16   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| CD4027BMT        | ACTIVE                | SOIC            | D                  | 16   | 250            | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| CD4027BNSR       | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM |
| CD4027BPW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                        |
| CD4027BPWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                        |
| JM38510/05152BEA | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                            |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### J (R-GDIP-T\*\*) 14 LEADS SHOWN

#### PINS \*\* 14 16 20 18 DIM 0.300 0.300 0.300 0.300 В Α (7,62) (7,62) (7,62) (7,62) BSC BSC BSC BSC 14 8 0.785 .840 0.960 1.060 B MAX (19, 94)(21, 34)(24,38) (26, 92)B MIN С 0.300 0.300 0.310 0.300 C MAX (7, 62)(7, 62)(7, 87)(7, 62)7 0.245 0.245 0.220 0.245 0.065 (1,65) C MIN (6, 22)(6,22) (5, 59)(6,22) 0.045 (1,14) 0.060 (1,52) ← 0.005 (0,13) MIN A 0.015 (0,38) 0.200 (5,08) MAX Seating Plane 0.130 (3,30) MIN 0.026 (0,66) 0.014 (0,36) 0'-15' 0.100 (2,54) 0.014 (0,36) 0.008 (0,20) 4040083/F 03/03

CERAMIC DUAL IN-LINE PACKAGE

NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.

E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.



### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.

🖄 Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

The 20 pin end lead shoulder width is a vendor option, either half or full width.





# D (R-PDSO-G16)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012 variation AC.







NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





### **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Post Office Box 655303 Dallas, Texas 75265

**Texas Instruments** 

Copyright © 2005, Texas Instruments Incorporated

