

### 1.5MHz, 650mA, High Efficiency Synchronous

# PWM Step-Down DC/DC Convert

### **General Description**

The LP3202 is a constant frequency, current mode, PWM step-down converter. The device integrates a main switch and a synchronous rectifier for high efficiency. The 2.1V to 5.5V input voltage range makes the LP3202 is ideally suited for portable electronic devices that are powered from 1-cell Li-ion battery or from other power sources within the range such as cellular phones, PDAs and handy-terminals.

Internal synchronous rectifier with low RDS(ON) dramatically reduces conduction loss at PWM mode. The internal synchronous switch increases efficiency while eliminate the need for an external Schottky diode. The switching ripple is easily smoothed-out by small package filtering elements due to a fixed operation frequency of 1.5MHz. This along with small SOT-23-5 package provide small PCB area application. Other features include soft start, lower internal reference voltage with 2% accuracy, over temperature protection, and over current protection.

## **Ordering Information**



#### **Features**

- ♦ High Efficiency: 93%
- ◆ 1.5MHz Fixed-Frequency PWM Operation
- ◆ Adjustable Output From 0.6V to VIN
- ◆ 1.2V, 1.5V, 1.8V, 2.5V, 2.8V and 3.3V Fixed
- ♦ 650mA Output Current, 1.1A Peak Current
- ♦ No Schottky Diode Required
- **♦** 100% Duty Cycle Low Dropout Operation
- ♦ Available in SOT23-5 Package
- ♦ Short Circuit and Thermal Protection
- Over Voltage Protection
- ◆ Low than 1µA Shutdown Current

### **Applications**

- ♦ Portable Media Players/MP3 players
- ♦ Cellular and Smart mobile phone
- ♦ PDA
- $\diamond$  DSC
- ♦ Wireless Card

## **Pin Configurations**



## **Marking Information**

Please See website.





# **Typical Application Circuit**





- \*MURATA LQH32CN2R2M33
- \*\*TAIYO YUDEN JMK212BJ475MG
- †TAIYO YUDEN JMK316BJ106ML

Figure 1a. High Efficiency Step-Down Converter



# **Functional Pin Description**

| Pin Number | Pin Name | Pin Function               |
|------------|----------|----------------------------|
| 1          | EN       | Chip Enable (Active High). |
| 2          | GND      | Ground.                    |
| 3          | LX       | Pin for Switching.         |
| 4          | VIN      | Power Input.               |
| 5          | FB/VOUT  | Feedback Input Pin.        |

# **Function Block Diagram**



# **Absolute Maximum Ratings**

| • | Input Supply Voltage                 | -0.37  | V to 6V              |
|---|--------------------------------------|--------|----------------------|
| • | EN, VFB Voltages                     | -0.37  | V to V <sub>IN</sub> |
| • | P-Channel Switch Source Current (DC) |        | 800mA                |
| • | N-Channel Switch Sink Current (DC)   |        | 800mA                |
| • | Peak SW Sink and Source Current      |        | 1.4A                 |
| • | Operating Temperature Range          | 40°C∶  | to 85°C              |
| • | Junction Temperature                 |        | 125°C                |
| • | Storage Temperature                  | 5°C to | 150°C                |
| • | Lead Temp (Soldering, 10sec)         |        | 260°C                |
| • | ESD Rating (HBM)                     |        | 2kV                  |



## **Electrical Characteristics**

(VIN = 3.6V, VOUT = 2.5V, VREF = 0.6V, L = 2.2 $\mu$ H, CIN= 4.7 $\mu$ F, COUT= 10 $\mu$ F, TA= 25°C, IMAX = 650mA unless otherwise specified)

| Parameter                     | ecineu)     | Symbol                               | Test Conditions                                            | Min   | Тур  | Max          | Units |
|-------------------------------|-------------|--------------------------------------|------------------------------------------------------------|-------|------|--------------|-------|
| Input Voltage                 | Pango       | VIN                                  | rest conditions                                            | 2.5   | Тур  | 5.5          | V     |
| Quiescent Cu                  |             | IQ                                   | IOUT = 0mA, VFB = VREF + 5%                                | 2.5   | 270  | 370          | μA    |
| Shutdown Cu                   |             | ISHDN                                | EN = GND                                                   |       | 0.1  | 1            | μА    |
|                               |             |                                      |                                                            | 0.500 |      |              | V     |
| Reference Vo                  | itage       | VREF                                 | For adjustable output voltage                              | 0.588 | 0.6  | 0.612        | V     |
| Adjustable Ou                 | utput Range | VOUT                                 |                                                            | VREF  |      | VIN -<br>0.2 | V     |
|                               |             | ∆<br>VOUT                            | VIN = 2.2 to 5.5V, VOUT = 1.0V 0A < IOUT < 600mA           | -3    |      | +3           | %     |
|                               |             | ∆<br>VOUT                            | VIN = 2.2 to 5.5V, VOUT = 1.2V 0A < IOUT < 600mA           | -3    |      | +3           | %     |
|                               | Fix         | ∆<br>VOUT                            | VIN = 2.2 to 5.5V, VOUT = 1.5V 0A < IOUT < 600mA           | -3    |      | +3           | %     |
| Output<br>Voltage             |             | ∆<br>VOUT                            | VIN = 2.2 to 5.5V, VOUT = 1.8V 0A < IOUT < 600mA           | -3    |      | +3           | %     |
| Accuracy                      |             | ∆<br>VOUT                            | VIN = 2.8 to 5.5V, VOUT = 2.5V 0A < IOUT < 600mA           | -3    |      | +3           | %     |
|                               |             | ∆<br>VOUT                            | VIN = 3.5 to 5.5V, VOUT = 3.3V 0A < IOUT < 600mA           | -3    |      | +3           | %     |
|                               | Adimatable  | Δ                                    | VIN = VOUT + 0.2V to 5.5V, VIN ≧<br>3.5V 0A < IOUT < 600mA | -3    |      | +3           | %     |
|                               | Adjustable  | VOUT                                 | VIN = VOUT + 0.4V to 5.5V, VIN ≧<br>2.2V 0A < IOUT < 600mA | -3    |      | +3           | %     |
| FB Input<br>Current           | lfв         | V <sub>FB</sub> = V <sub>IN</sub>    |                                                            | -30   |      | 30           | nA    |
| PMOSFET<br>RON                | PRDS(ON)    | louт =<br>200mA                      | VIN = 3.6V                                                 |       | 0.20 | 0.38         | Ω     |
| NMOSFET<br>RON                | NRDS(ON)    | louт =<br>200mA                      | VIN = 3.6V                                                 |       | 0.25 |              | Ω     |
| P-Channel<br>Current<br>Limit | IP(LM)      | V <sub>IN</sub> =<br>2.2 to<br>5.5 V |                                                            | 1     | 1.2  | 1.4          |       |
| EN<br>Threshold               | VEN         |                                      |                                                            | 0.3   | 1.0  | 1.5          | V     |
| EN Leakage<br>Current         | VENL        |                                      |                                                            |       | 1    |              | uA    |



# **Typical Operating Characteristics**







































### **Applications Information**

The basic LP3202 application circuit is shown in Typical Application Circuit. External component selection is determined by the maximum load current and begins with the selection of the inductor value and operating frequency followed by CIN and COUT.

#### **Inductor Selection**

The output inductor is selected to limit the ripple current to some predetermined value, typically 20%~40% of the full load current at the maximum input voltage. Large value inductors lower ripple currents. Higher  $V_{\rm IN}$  or  $V_{\rm OUT}$  also increases the ripple current as shown in equation. A reasonable starting point for setting ripple current is  $\Delta I_L$ =240mA (40% of 600mA).

$$\Delta I_{L} = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation. Thus, a 720mA rated inductor should be enough for most applications (600mA+120mA). For better efficiency, choose a low DC-resistance inductor.

#### CIN and COUT Selection

The input capacitance,  $C_{\text{IN}}$ , is needed to filter the trapezoidal current at the source of the top MOSFET. To prevent large ripple voltage, a low ESR input capacitor sized for the maximum RMS current should be used. RMS current is given by :

$$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from

capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design.

The selection of  $C_{\text{OUT}}$  is determined by the effective series resistance (ESR) that is required to minimize voltage ripple and load step transients, as well as the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section. The output ripple,  $\Delta V_{\text{OUT}}$ , is determined by :

$$\Delta V_{OUT} \leq \Delta I_L \Bigg[ \text{ESR} + \frac{1}{8 f C_{OUT}} \Bigg]$$

#### **Using Ceramic Input and Output Capacitors**

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{\rm IN}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at  $V_{\rm IN}$  large enough to damage the part.

#### Output Voltage Programming

The output voltage is set by a resistive divider according to the following formula:

$$V_{OUT} = 0.6V \left( 1 + \frac{R2}{R1} \right)$$

The external resistive divider is connected to the output, allowing remote voltage sensing as shown in Figure 3.





Figure3.

#### **Efficiency Considerations**

The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as:

where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses: VIN quiescent current and I<sup>2</sup>R losses. The VIN quiescent current loss dominates the efficiency loss at very low load currents whereas the I<sup>2</sup>R loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence.

1. The VIN quiescent current is due to two components: the DC bias current as given in the electrical characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge  $\Delta Q$  moves from  $V_{\text{IN}}$  to ground.

The resulting  $\Delta Q/\Delta t$  is the current out of  $V_{IN}$  that is typically larger than the DC bias current. In continuous mode,

$$I_{GATECHG} = f(Q_T + Q_B)$$

where  $Q_T$  and  $Q_B$  are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to  $V_{IN}$  and thus their effects will be more pronounced at higher supply voltages.

2.  $I^2R$  losses are calculated from the resistances of the internal switches,  $R_{SW}$  and external inductor  $R_L$ . In continuous mode the average output current flowing through inductor L is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the LX pin is a function of both top and bottom MOSFET  $R_{DS(ON)}$  and the duty cycle (DC) as follows:

$$R_{SW} = R_{DS(ON)TOP} \times DC + R_{DS(ON)BOT} \times (1-DC)$$

The  $R_{\rm DS(ON)}$  for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain I<sup>2</sup>R losses, simply add  $R_{\rm SW}$  to  $R_{\rm L}$  and multiply the result by the square of the average output current.

Other losses including  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  ESR dissipative losses and inductor core losses generally account for less than 2% of the total loss.



### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, VOUT immediately shifts by an amount equal to  $\Delta$ ILOAD (ESR), where ESR is the effective series resistance of COUT.  $\Delta$ ILOAD also begins to charge or discharge COUT generating a feedback error signal used by the regulator to return VOUT to its steady-state value. During this recovery time, VOUT can be monitored for overshoot or ringing that would indicate a stability problem.

### **Layout Considerations**

- Follow the PCB layout guidelines for optimal performance of LP3202.
- For the main current paths as indicated in bold lines, keep their traces short and wide.
- > Put the input capacitor as close as possible to the device pins (VIN and GND).
- LX node is with high frequency voltage swing and should be kept small area. Keep analog components away from LX node to prevent stray capacitive noise pick-up.
- > Connect feedback network behind the output capacitors. Keep the loop area small. Place the feedback components near the LP3202.
- > Connect all analog grounds to a command node and then connect the command node to the power ground behind the output capacitors.



## **Packaging Information**



### Note:

- Package body sizes exclude mold flash protrusions or gate burrs.
  Tolerance ± 0.1000mm (4 mil) unless otherwise specified.
  Coplanarity: 0.1000mm
  Dimension L is measured in gage plane.

| Crambala | Dimension in Millimeters |                        |      |  |  |
|----------|--------------------------|------------------------|------|--|--|
| Symbols  | Min.                     | Nom                    | Max. |  |  |
| A        | 1.00                     | 1.10                   | 1.30 |  |  |
| A1       | 0.00                     | U <del>nional</del> e. | 0.10 |  |  |
| A2       | 0.70                     | 0.80                   | 0.90 |  |  |
| b        | 0.35                     | 0.40                   | 0.50 |  |  |
| C        | 0.12                     | 0.15                   | 0.20 |  |  |
| D        | 2.70                     | 2.90                   | 3.10 |  |  |
| E        | 1.50                     | 1.60                   | 1.70 |  |  |
| e        |                          | 1.90(Typ.)             |      |  |  |
| Н        | 2.6                      | 2.8                    | 3.00 |  |  |
| L        | 0.37                     | 17222                  |      |  |  |
| θ•       | 14                       | 5                      | 9    |  |  |