#### **Features**

- High-speed, low-power, first-in first-out (FIFO) memories
- 32K x 18 (CY7C4275)
- 64K x 18 (CY7C4285)
- 0.5 micron CMOS for optimum speed/power
- High-speed 100-MHz operation (10 ns read/write cycle times)

YPRESS

- Low power
  - I<sub>CC</sub>=50 mA
  - $-I_{SB} = 2 \text{ mA}$
- Fully asynchronous and simultaneous read and write operation
- Empty, Full, Half Full, and programmable Almost Empty and Almost Full status flags
- TTL compatible
- · Retransmit function
- Output Enable (OE) pin
- Independent read and write enable pins
- Center power and ground pins for reduced noise
- Supports free-running 50% duty cycle clock inputs
- Width Expansion Capability
- Depth Expansion Capability
- 68-pin PLCC and 64-pin 10x10 TQFP
- Pin-compatible density upgrade to CY7C42X5 families
- Pin-compatible density upgrade to IDT72205/15/25/35/45

# 32K/64Kx18 Deep Sync FIFOs

#### **Functional Description**

The CY7C4275/85 are high-speed, low-power, first-in first-out (FIFO) memories with clocked read and write interfaces. All are 18 bits wide and are pin/functionally compatible to the CY7C42X5 Synchronous FIFO family. The CY7C4275/85 can be cascaded to increase FIFO depth. Programmable features include Almost Full/Almost Empty flags. These FIFOs provide solutions for a wide variety of data buffering needs, including high-speed data acquisition, multiprocessor interfaces, and communications buffering.

These FIFOs have 18-bit input and output ports that are controlled by separate clock and enable signals. The input port is controlled by a free-running clock (WCLK) and a write enable pin (WEN).

When WEN is asserted, data is written into the FIFO on the rising edge of the WCLK signal. While WEN is held active, data is continually written into the FIFO on each cycle. The output port is controlled in a similar manner by a free-running read clock (RCLK) and a read enable pin (REN). In addition, the CY7C4275/85 have an output enable pin (OE). The read and write clocks may be tied together for single-clock operation or the two clocks may be run independently for asynchronous read/write applications. Clock frequencies up to 100 MHz are achievable.

Retransmit and Synchronous Almost Full/Almost Empty flag features are available on these devices.

Depth expansion is possible using the cascade input ( $\overline{WXI}$ ,  $\overline{RXI}$ ), cascade output ( $\overline{WXO}$ ,  $\overline{RXO}$ ), and  $\overline{First}$  Load ( $\overline{FL}$ ) pins. The  $\overline{WXO}$  and  $\overline{RXO}$  pins are connected to the  $\overline{WXI}$  and  $\overline{RXI}$  pins of the next device, and the  $\overline{WXO}$  and  $\overline{RXO}$  pins of the last device should be connected to the  $\overline{WXI}$  and  $\overline{RXI}$  pins of the first device. The  $\overline{FL}$  pin of the first device is tied to  $V_{SS}$  and the  $\overline{FL}$  pin of all the remaining devices should be tied to  $V_{CC}$ .





## **Pin Configurations**



#### Functional Description (continued)

The CY7C4275/85 provides five status pins. These pins are decoded to determine one of five states: Empty, Almost Empty, Half Full, Almost Full, and Full (see *Table 2*). The Half Full flag shares the  $\overline{WXO}$  pin. This flag is valid in the stand-alone and width-expansion configurations. In the depth expansion, this pin provides the expansion out ( $\overline{WXO}$ ) information that is used to signal the next FIFO when it will be activated.

The Empty and Full flags are synchronous, i.e., they change state relative to either the read clock (RCLK) or the write clock (WCLK). When entering or exiting the Empty states, the flag is updated exclusively by the RCLK. The flag denoting Full states is updated exclusively by WCLK. The synchronous flag architecture guarantees that the flags will remain valid from one clock cycle to the next. The Almost Empty/Almost Full flags become synchronous if the VCC/ $\overline{\text{SMODE}}$  is tied to VSS. All configurations are fabricated using an advanced  $0.5\mu$  CMOS technology. Input ESD protection is greater than 2001V, and latch-up is prevented by the use of guard rings.

#### **Selection Guide**

|                                                         |                     | 7C4275/85-10 | 7C4275/85-15 | 7C4275/85-25 |
|---------------------------------------------------------|---------------------|--------------|--------------|--------------|
| Maximum Frequency (MHz                                  | )                   | 100          | 66.7         | 40           |
| Maximum Access Time (ns                                 | )                   | 8            | 10           | 15           |
| Minimum Cycle Time (ns)                                 |                     | 10           | 15           | 25           |
| Minimum Data or Enable Set-Up (ns)                      |                     | 3            | 4            | 6            |
| Minimum Data or Enable H                                | old (ns)            | 0.5          | 1            | 1            |
| Maximum Flag Delay (ns)                                 | num Flag Delay (ns) |              | 10           | 15           |
| Active Power Supply<br>Current (I <sub>CC1</sub> ) (mA) | Commercial          | 50           | 50           | 50           |
|                                                         | Industrial          | 55           |              |              |

|          | CY7C4275                          | CY7C4285                          |
|----------|-----------------------------------|-----------------------------------|
| Density  | 32K x 18                          | 64K x 18                          |
| Packages | 64-pin 10x10 TQFP,<br>68-pin PLCC | 64-pin 10x10 TQFP,<br>68-pin PLCC |



# **Pin Definitions**

| Signal Name            | Description                                       | I/O | Function                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------|---------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>0-17</sub>      | Data Inputs                                       | I   | Data inputs for an 18-bit bus                                                                                                                                                                                                                                                                                                                                                  |
| Q <sub>0-17</sub>      | Data Outputs                                      | 0   | Data outputs for an 18-bit bus                                                                                                                                                                                                                                                                                                                                                 |
| WEN                    | Write Enable                                      | I   | Enables the WCLK input                                                                                                                                                                                                                                                                                                                                                         |
| REN                    | Read Enable                                       | I   | Enables the RCLK input                                                                                                                                                                                                                                                                                                                                                         |
| WCLK                   | Write Clock                                       | I   | The rising edge clocks data into the FIFO when WEN is LOW and the FIFO is not Full. When LD is asserted, WCLK writes data into the programmable flag-offset register.                                                                                                                                                                                                          |
| RCLK                   | Read Clock                                        | I   | The rising edge clocks data out of the FIFO when $\overline{REN}$ is LOW and the FIFO is not Empty. When $\overline{LD}$ is asserted, RCLK reads data out of the programmable flag-off-set register.                                                                                                                                                                           |
| WXO/HF                 | Write Expansion<br>Out/Half Full Flag             | 0   | Dual-Mode Pin: Single device or width expansion – Half Full status flag. Cascaded – Write Expansion Out signal, connected to WXI of next device.                                                                                                                                                                                                                               |
| EF                     | Empty Flag                                        | 0   | When EF is LOW, the FIFO is empty. EF is synchronized to RCLK.                                                                                                                                                                                                                                                                                                                 |
| FF                     | Full Flag                                         | 0   | When FF is LOW, the FIFO is full. FF is synchronized to WCLK.                                                                                                                                                                                                                                                                                                                  |
| PAE                    | Programmable<br>Almost Empty                      | 0   | When $\overline{\text{PAE}}$ is LOW, the FIFO is almost empty based on the almost-empty offset value programmed into the FIFO. $\overline{\text{PAE}}$ is asynchronous when $V_{CC}/\overline{\text{SMODE}}$ is tied to $V_{CC}$ ; it is synchronized to RCLK when $V_{CC}/\overline{\text{SMODE}}$ is tied to $V_{SS}$ .                                                      |
| PAF                    | Programmable<br>Almost Full                       | 0   | When $\overline{\text{PAF}}$ is LOW, the FIFO is almost full based on the almost full offset value programmed into the FIFO. $\overline{\text{PAF}}$ is asynchronous when $V_{CC}/\overline{\text{SMODE}}$ is tied to $V_{CC}$ ; it is synchronized to WCLK when $V_{CC}/\overline{\text{SMODE}}$ is tied to $V_{SS}$ .                                                        |
| <u>LD</u>              | Load                                              | I   | When $\overline{LD}$ is LOW, D <sub>0-17</sub> (Q <sub>0-17</sub> ) are written (read) into (from) the programmable-flag-offset register.                                                                                                                                                                                                                                      |
| FL/RT                  | First Load/<br>Retransmit                         | I   | Dual-Mode Pin: Cascaded – The first device in the daisy chain will have $\overline{FL}$ tied to $V_{SS}$ ; all other devices will have $\overline{FL}$ tied to $V_{CC}$ . In standard mode or width expansion, $\overline{FL}$ is tied to $V_{SS}$ on all devices. Not Cascaded – Tied to $V_{SS}$ . Retransmit function is also available in stand-alone mode by strobing RT. |
| WXI                    | Write Expansion Input                             | I   | Cascaded – Connected to $\overline{\text{WXO}}$ of previous device. Not Cascaded – Tied to VSS.                                                                                                                                                                                                                                                                                |
| RXI                    | Read Expansion Input                              | I   | Cascaded – Connected to $\overline{RXO}$ of previous device.  Not Cascaded – Tied to V <sub>SS</sub> .                                                                                                                                                                                                                                                                         |
| RXO                    | Read Expansion<br>Output                          | 0   | Cascaded – Connected to RXI of next device.                                                                                                                                                                                                                                                                                                                                    |
| RS                     | Reset                                             | I   | Resets device to empty condition. A reset is required before an initial read or write operation after power-up.                                                                                                                                                                                                                                                                |
| ŌĒ                     | Output Enable                                     | I   | When $\overline{OE}$ is LOW, the FIFO's data outputs drive the bus to which they are connected. If $\overline{OE}$ is HIGH, the FIFO's outputs are in High Z (high-impedance) state.                                                                                                                                                                                           |
| V <sub>CC</sub> /SMODE | Synchronous<br>Almost Empty/<br>Almost Full Flags | I   | Dual-Mode Pin Asynchronous Almost Empty/Almost Full flags – tied to V <sub>CC</sub> . Synchronous Almost Empty/Almost Full flags – tied to V <sub>SS</sub> . (Almost Empty synchronized to RCLK, Almost Full synchronized to WCLK.)                                                                                                                                            |



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied ......55°C to +125°C Supply Voltage to Ground Potential ..... -0.5V to +7.0V DC Voltage Applied to Outputs in High Z State ...... -0.5V to +7.0V DC Input Voltage .....-0.5V to V<sub>CC</sub>+0.5V

| Output Current into Outputs (LOW) | 20 mA   |
|-----------------------------------|---------|
| Static Discharge Voltage          | >2001V  |
| (per MIL-STD-883, Method 3015)    |         |
| Latch-Up Current                  | >200 mA |

# **Operating Range**

| Range                     | Ambient<br>Temperature | V <sub>CC</sub> |  |  |
|---------------------------|------------------------|-----------------|--|--|
| Commercial                | 0°C to +70°C           | 5V ± 10%        |  |  |
| Industrial <sup>[1]</sup> | -40°C to +85°C         | 5V ± 10%        |  |  |

## Electrical Characteristics Over the Operating Range<sup>[2]</sup>

|                                      |                               |                                                        |       | 7C42X5-10 |          | 7C42X5-15 |                 | 7C42X5-25 |                 |      |
|--------------------------------------|-------------------------------|--------------------------------------------------------|-------|-----------|----------|-----------|-----------------|-----------|-----------------|------|
| Parameter                            | Description                   | Test Condi                                             | tions | Min.      | Max.     | Min.      | Max.            | Min.      | Max.            | Unit |
| V <sub>OH</sub>                      | Output HIGH Voltage           | $V_{CC} = Min.,$<br>$I_{OH} = -2.0 \text{ mA}$         |       | 2.4       |          | 2.4       |                 | 2.4       |                 | V    |
| V <sub>OL</sub>                      | Output LOW Voltage            | V <sub>CC</sub> = Min.,<br>I <sub>OL</sub> = 8.0 mA    |       |           | 0.4      |           | 0.4             |           | 0.4             | V    |
| V <sub>IH</sub> <sup>[3]</sup>       | Input HIGH Voltage            |                                                        |       | 2.0       | $V_{CC}$ | 2.0       | V <sub>CC</sub> | 2.0       | V <sub>CC</sub> | V    |
| V <sub>IL</sub> <sup>[4]</sup>       | Input LOW Voltage             |                                                        |       | -0.5      | 0.8      | -0.5      | 0.8             | -0.5      | 0.8             | V    |
| I <sub>IX</sub>                      | Input Leakage<br>Current      | V <sub>CC</sub> = Max.                                 |       | -10       | +10      | -10       | +10             | -10       | +10             | μА   |
| I <sub>OZL</sub><br>I <sub>OZH</sub> | Output OFF,<br>High Z Current | $\overline{OE} \ge V_{IH},$<br>$V_{SS} < V_O < V_{CC}$ |       | -10       | +10      | -10       | +10             | -10       | +10             | μА   |
| I <sub>CC1</sub> <sup>[5]</sup>      | Active Power Supply           |                                                        | Com'l |           | 50       |           | 50              |           | 50              | mA   |
|                                      | Current                       |                                                        | Ind   |           | 55       |           |                 |           |                 | mA   |
| I <sub>SB</sub> <sup>[6]</sup>       | Average Standby               |                                                        | Com'l |           | 2        |           | 2               |           | 2               | mA   |
|                                      | Current                       |                                                        | Ind   |           | 2        |           |                 |           |                 | mA   |

# Capacitance<sup>[7]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 7    | pF   |

- T<sub>A</sub> is the "instant on" case temperature.
  See the last page of this specification for Group A subgroup testing information.
  The V<sub>IH</sub> and V<sub>IL</sub> specifications apply for all inputs except WXI, RXI. The WXI, RXI pin is not a TTL input. It is connected to either RXO, WXO of the previous device or V<sub>SS</sub>.
  The V<sub>IH</sub> and V<sub>IL</sub> specifications apply for all inputs except WXI, RXI. The WXI, RXI pin is not a TTL input. It is connected to either RXO, WXO of the previous device or V<sub>SS</sub>.
  Input signals switch from 0V to 3V with a rise/fall time of less than 3 ns, clocks and clock enables switch at 20 MHz, while data inputs switch at 10 MHz. Outputs are unlessed, leaf (those) 1 (25mA (from 20MHz)) 1 (25mA (MHz)) 1 (
- are unloaded. Icc1(typical) = (25mA+(freq-20MHz)\*(1.0mA/MHz))

  All inputs = V<sub>CC</sub> 0.2V, except RCLK and WCLK (which are at frequency = 0 MHz), and FL/RT which is at V<sub>SS</sub>. All outputs are unloaded. Tested initially and after any design changes that may affect these parameters.



# AC Test Loads and Waveforms<sup>[8, 9]</sup>



## Switching Characteristics Over the Operating Range

|                        |                                                                                                                              | 7C42 | X5–10 | 7C42X5-15 |      | 7C42X5-25 |      |      |
|------------------------|------------------------------------------------------------------------------------------------------------------------------|------|-------|-----------|------|-----------|------|------|
| Parameter              | Description                                                                                                                  | Min. | Max.  | Min.      | Max. | Min.      | Max. | Unit |
| t <sub>S</sub>         | Clock Cycle Frequency                                                                                                        |      | 100   |           | 66.7 |           | 40   | MHz  |
| t <sub>A</sub>         | Data Access Time                                                                                                             | 2    | 8     | 2         | 10   | 2         | 15   | ns   |
| t <sub>CLK</sub>       | Clock Cycle Time                                                                                                             | 10   |       | 15        |      | 25        |      | ns   |
| t <sub>CLKH</sub>      | Clock HIGH Time                                                                                                              | 4.5  |       | 6         |      | 10        |      | ns   |
| t <sub>CLKL</sub>      | Clock LOW Time                                                                                                               | 4.5  |       | 6         |      | 10        |      | ns   |
| t <sub>DS</sub>        | Data Set-Up Time                                                                                                             | 3    |       | 4         |      | 6         |      | ns   |
| t <sub>DH</sub>        | Data Hold Time                                                                                                               | 0.5  |       | 1         |      | 1         |      | ns   |
| t <sub>ENS</sub>       | Enable Set-Up Time                                                                                                           | 3    |       | 4         |      | 6         |      | ns   |
| t <sub>ENH</sub>       | Enable Hold Time                                                                                                             | 0.5  |       | 1         |      | 1         |      | ns   |
| t <sub>RS</sub>        | Reset Pulse Width <sup>[10]</sup>                                                                                            | 10   |       | 15        |      | 25        |      | ns   |
| t <sub>RSR</sub>       | Reset Recovery Time                                                                                                          | 8    |       | 10        |      | 15        |      | ns   |
| t <sub>RSF</sub>       | Reset to Flag and Output Time                                                                                                |      | 10    |           | 15   |           | 25   | ns   |
| t <sub>PRT</sub>       | Retransmit Pulse Width                                                                                                       | 60   |       | 60        |      | 60        |      | ns   |
| t <sub>RTR</sub>       | Retransmit Recovery Time                                                                                                     | 90   |       | 90        |      | 90        |      | ns   |
| t <sub>OLZ</sub>       | Output Enable to Output in Low Z <sup>[11]</sup>                                                                             | 0    |       | 0         |      | 0         |      | ns   |
| t <sub>OE</sub>        | Output Enable to Output Valid                                                                                                | 3    | 7     | 3         | 8    | 3         | 12   | ns   |
| t <sub>OHZ</sub>       | Output Enable to Output in High Z <sup>[11]</sup>                                                                            | 3    | 7     | 3         | 8    | 3         | 12   | ns   |
| t <sub>WFF</sub>       | Write Clock to Full Flag                                                                                                     |      | 8     |           | 10   |           | 15   | ns   |
| t <sub>REF</sub>       | Read Clock to Empty Flag                                                                                                     |      | 8     |           | 10   |           | 15   | ns   |
| t <sub>PAFasynch</sub> | Clock to Programmable Almost-Full Flag <sup>[12]</sup> (Asynchronous mode, V <sub>CC</sub> /SMODE tied to V <sub>CC</sub> )  |      | 15    |           | 16   |           | 20   | ns   |
| t <sub>PAFsynch</sub>  | Clock to Programmable Almost-Full Flag (Synchronous mode, V <sub>CC</sub> /SMODE tied to V <sub>SS</sub> )                   |      | 8     |           | 10   |           | 15   | ns   |
| t <sub>PAEasynch</sub> | Clock to Programmable Almost-Empty Flag <sup>[12]</sup> (Asynchronous mode, V <sub>CC</sub> /SMODE tied to V <sub>CC</sub> ) |      | 15    |           | 16   |           | 20   | ns   |

- 8.  $C_L$  = 30 pF for all AC parameters except for  $t_{OHZ}$ . 9.  $C_L$  = 5 pF for  $t_{OHZ}$ . 10. Pulse widths less than minimum values are not allowed.
- Values guaranteed by design, not currently tested.
   t<sub>PAFasynch</sub>, t<sub>PAEasynch</sub>, after program register write will not be valid until 5 ns + t<sub>PAF(E)</sub>.



# Switching Characteristics Over the Operating Range (continued)

|                       |                                                                                                                                       | 7C42X5-10 7 |      | 7C42 | 7C42X5-15 |      | 7C42X5-25 |      |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------|------|------|-----------|------|-----------|------|
| Parameter             | Description                                                                                                                           | Min.        | Max. | Min. | Max.      | Min. | Max.      | Unit |
| t <sub>PAEsynch</sub> | Clock to Programmable Almost-Full Flag (Synchronous mode, V <sub>CC</sub> /SMODE tied to V <sub>SS</sub> )                            |             | 8    |      | 10        |      | 15        | ns   |
| t <sub>HF</sub>       | Clock to Half-Full Flag                                                                                                               |             | 12   |      | 16        |      | 20        | ns   |
| t <sub>XO</sub>       | Clock to Expansion Out                                                                                                                |             | 6    |      | 10        |      | 15        | ns   |
| t <sub>XI</sub>       | Expansion in Pulse Width                                                                                                              | 4.5         |      | 6.5  |           | 10   |           | ns   |
| t <sub>XIS</sub>      | Expansion in Set-Up Time                                                                                                              | 4           |      | 5    |           | 10   |           | ns   |
| t <sub>SKEW1</sub>    | Skew Time between Read Clock and Write Clock for Full Flag                                                                            | 5           |      | 6    |           | 10   |           | ns   |
| t <sub>SKEW2</sub>    | Skew Time between Read Clock and Write Clock for<br>Empty Flag                                                                        | 5           |      | 6    |           | 10   |           | ns   |
| <sup>t</sup> SKEW3    | Skew Time between Read Clock and Write Clock for Programmable Almost Empty and Programmable Almost Full Flags (Synchronous Mode only) | 10          |      | 15   |           | 18   |           | ns   |



# **Switching Waveforms**

#### **Write Cycle Timing**



#### **Read Cycle Timing**



t<sub>SKEW1</sub> is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than t<sub>SKEW1</sub>, then FF may not change state until the next WCLK rising edge.
 t<sub>SKEW2</sub> is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. It the time between the rising edge of WCLK and the rising edge of RCLK is less than t<sub>SKEW2</sub>, then EF may not change state until the next RCLK rising edge.



# Reset Timing [15]



#### First Data Word Latency after Reset with Simultaneous Read and Write



- 15. The clocks (RCLK, WCLK) can be free-running during reset.
  16. After reset, the outputs will be LOW if OE = 0 and three-state if OE = 1.
  17. When t<sub>SKEW2</sub> ≥ minimum specification, t<sub>FRL</sub> (maximum) = t<sub>CLK</sub> + t<sub>SKEW2</sub>. When t<sub>SKEW2</sub> < minimum specification, t<sub>FRL</sub> (maximum) = either 2\*t<sub>CLK</sub> + t<sub>SKEW2</sub> or t<sub>CLK</sub> + t<sub>SKEW2</sub>. The Latency Timing applies only at the Empty Boundary (EF = LOW).
  18. The first word is available the cycle after EF goes HIGH, always.





## Full Flag Timing NO WRITE NO WRITE WCLK t<sub>SKEW1</sub> [13] DATA WRITE t<sub>SKEW1</sub> [13] $t_{\text{DS}}$ DATA WRITE $D_0 - D_{17}$ $t_{\mathsf{WFF}}$ FF $\overline{\text{WEN}}$ **RCLK** t<sub>ENH</sub> $t_{ENH}$ $t_{\text{ENS}}$ t<sub>ENS</sub> REN LOW ŌĒ \_\_ t<sub>A</sub> \_ NEXT DATA READ DATA IN OUTPUT REGISTER DATA READ $Q_0 - Q_{17}$ 4275-11



## Half-Full Flag Timing



## **Programmable Almost Empty Flag Timing**



Note:

19.  $\overline{PAE}$  is offset = n. Number of data words into FIFO already = n.



# Programmable Almost Empty Flag Timing (applies only in SMODE (SMODE is LOW))



4275-14

#### **Programmable Almost Full Flag Timing**



- PAE offset n.
   t<sub>SKEW3</sub> is the minimum time between a rising WCLK and a rising RCLK edge for PAE to change state during that clock cycle. If the time between the edge of WCLK and the rising RCLK is less than t<sub>SKEW3</sub>, then PAE may not change state until the next RCLK.
   If a read is preformed on this rising edge of the read clock, there will be Empty + (n-1) words in the FIFO when PAE goes LOW.
   PAF offset = m. Number of data words written into FIFO already = 32768 (m + 1) for the CY7C4285 and 65536 (m + 1) for the CY7C4275 and 65536 m words in CY7C4285.

- 32768 (m + 1) words in CY7C4275 and 65536 m words in CY7C4285.



## Programmable Almost Full Flag Timing (applies only in SMODE (SMODE is LOW))



4275-16

#### Write Programmable Registers



- If a write is performed on this rising edge of the write clock, there will be Full (m–1) words of the FIFO when PAF goes LOW.
   PAF offset = m.
   t<sub>SKEW3</sub> is the minimum time between a rising RCLK and a rising WCLK edge for PAF to change state during that clock cycle. If the time between the edge of RCLK and the rising edge of WCLK is less than t<sub>SKEW3</sub>, then PAF may not change state until the next WCLK rising edge.



## **Read Programmable Registers**



## Write Expansion Out Timing



## **Read Expansion Out Timing**



# Write Expansion In Timing



- 30. Write to last physical location.31. Read from last physical location.



#### **Read Expansion In Timing**





- Clocks are free running in this case.
   The flags may change state during Retransmit as a result of the offset of the read and write pointers, but flags will be valid at t<sub>RTR</sub>.
   For the synchronous PAE and PAF flags (SMODE), an appropriate clock cycle is necessary after t<sub>RTR</sub> to update these flags.



#### **Architecture**

The CY7C4275/85 consists of an array of 32K/64K words of 18 bits each (implemented by a dual-port array of SRAM cells), a read pointer, a write pointer, control signals (RCLK, WCLK, REN, WEN, RS), and flags (EF, PAE, HF, PAF, FF). The CY7C4275/85 also includes the control signals WXI, RXI, WXO, RXO for depth expansion.

#### Resetting the FIFO

Upon power-up, the FIFO must be reset with a Reset ( $\overline{RS}$ ) cycle. This causes the FIFO to enter the Empty condition signified by  $\overline{EF}$  being LOW. All data outputs go LOW after the falling edge of  $\overline{RS}$  only if  $\overline{OE}$  is asserted. In order for the FIFO to reset to its default state, the user must not read or write while  $\overline{RS}$  is LOW.

#### **FIFO Operation**

When the  $\overline{\text{WEN}}$  signal is active (LOW), data present on the D<sub>0-17</sub> pins is written into the FIFO on each rising edge of the WCLK signal. Similarly, when the  $\overline{\text{REN}}$  signal is active LOW, data in the FIFO memory will be presented on the Q<sub>0-17</sub> outputs. New data will be presented on each rising edge of RCLK while  $\overline{\text{REN}}$  is active LOW and  $\overline{\text{OE}}$  is LOW.  $\overline{\text{REN}}$  must set up  $t_{\text{ENS}}$  before RCLK for it to be a valid read function.  $\overline{\text{WEN}}$  must occur tENS before WCLK for it to be a valid write function.

An output enable  $(\overline{OE})$  pin is provided to three-state the  $Q_{0-17}$  outputs when  $\overline{OE}$  is deasserted. When  $\overline{OE}$  is enabled (LOW), data in the output register will be available to the  $Q_{0-17}$  outputs after  $t_{OE}$ . If devices are cascaded, the  $\overline{OE}$  function will only output data on the FIFO that is read enabled.

The FIFO contains overflow circuitry to disallow additional writes when the FIFO is full, and under flow circuitry to disallow additional reads when the FIFO is empty. An empty FIFO maintains the data of the last valid read on its  $Q_{0-17}$  outputs even after additional reads occur.

#### **Programming**

The CY7C4275/85 devices contain two 16-bit offset registers. Data present on  $D_{0-15}$  during a program write will determine the distance from Empty (Full) that the Almost Empty (Almost Full) flags become active. If the user elects not to program the FIFO's flags, the default offset values are used (see  $Table\ 2$ ). When the Load LD pin is set LOW and  $\overline{WEN}$  is set LOW, data on the inputs  $D_{0-15}$  is written into the Empty offset register on the first LOW-to-HIGH transition of the write clock (WCLK). When the LD pin and  $\overline{WEN}$  are held LOW then data is written into the Full offset register on the second LOW-to-HIGH transition of the write clock (WCLK). The third transition of the write clock (WCLK) again writes to the Empty offset register (see  $Table\ 1$ ). Writing all offset registers does not have to occur at one time. One or two offset registers can be written and then, by bringing the  $\overline{LD}$  pin HIGH, the FIFO is returned to normal read/write

operation. When the  $\overline{\text{LD}}$  pin is set LOW, and  $\overline{\text{WEN}}$  is LOW, the next offset register in sequence is written.

The contents of the offset registers can be read on the output lines when the  $\overline{\text{LD}}$  pin is set LOW and  $\overline{\text{REN}}$  is set LOW; then, data can be read on the LOW-to-HIGH transition of the read clock (RCLK).

Table 1. Write Offset Register

| LD | WEN | WCLK <sup>[35]</sup> | Selection                                             |
|----|-----|----------------------|-------------------------------------------------------|
| 0  | 0   |                      | Writing to offset registers: Empty Offset Full Offset |
| 0  | 1   |                      | No Operation                                          |
| 1  | 0   |                      | Write Into FIFO                                       |
| 1  | 1   |                      | No Operation                                          |

#### **Flag Operation**

The CY7C4275/85 devices provide five flag pins to indicate the condition of the FIFO contents. Empty and Full are synchronous.  $\overline{PAE}$  and  $\overline{PAF}$  are synchronous if  $V_{CC}/\overline{SMODE}$  is tied to  $V_{SS}$ .

#### **Full Flag**

The Full Flag (FF) will go LOW when device is Full. Write operations are inhibited whenever FF is LOW regardless of the state of WEN. FF is synchronized to WCLK, i.e., it is exclusively updated by each rising edge of WCLK.

#### **Empty Flag**

The Empty Flag (EF) will go LOW when the device is empty. Read operations are inhibited whenever EF is LOW, regardless of the state of REN. EF is synchronized to RCLK, i.e., it is exclusively updated by each rising edge of RCLK.

#### Programmable Almost Empty/Almost Full Flag

The CY7C4275/85 features programmable Almost Empty and Almost Full Flags. Each flag can be programmed (described in the Programming section) a specific distance from the corresponding boundary flags (Empty or Full). When the FIFO contains the number of words or fewer for which the flags have been programmed, the PAF or PAE will be asserted, signifying that the FIFO is either Almost Full or Almost Empty. See *Table 2* for a description of programmable flags.

When the SMODE pin is tied LOW, the PAF flag signal transition is caused by the rising edge of the write clock and the PAE flag transition is caused by the rising edge of the read clock.

#### Note

35. The same selection sequence applies to reading from the registers. REN is enabled and read is performed on the LOW-to-HIGH transition of RCLK.



#### Retransmit

The retransmit feature is beneficial when transferring packets of data. It enables the receipt of data to be acknowledged by the receiver and retransmitted if necessary.

The Retransmit (RT) input is active in the stand-alone and width expansion modes. The retransmit feature is intended for use when a number of writes equal to or less than the depth of the FIFO have occurred and at least one word has been read since the last  $\overline{\text{RS}}$  cycle. A HIGH pulse on RT resets the inter-

nal read pointer to the first physical location of the FIFO. WCLK and RCLK may be free running but must be disabled during and  $t_{\rm RTR}$  after the retransmit pulse. With every valid read cycle after retransmit, previously accessed data is read and the read pointer is incriminated until it is equal to the write pointer. Flags are governed by the relative locations of the read and write pointers and are updated during a retransmit cycle. Data written to the FIFO after activation of RT are transmitted also.

The full depth of the FIFO can be repeatedly retransmitted.

Table 2. Flag Truth Table

| Number of Words in FIFO             |                                    |    |     |    |     |    |
|-------------------------------------|------------------------------------|----|-----|----|-----|----|
| 7C4275 – 32K x 18 7C4285 – 64K x 18 |                                    | FF | PAF | HF | PAE | EF |
| 0                                   | 0                                  | Н  | Н   | Н  | L   | L  |
| 1 to n <sup>[36]</sup>              | 1 to n <sup>[36]</sup>             | Н  | Н   | Н  | L   | Н  |
| (n+1) to 16384                      | (n+1) to 32768                     | Н  | Н   | Н  | Н   | Н  |
| 16385 to (32768-(m+1))              | 32769 to (65536 –(m+1))            | Н  | Н   | L  | Н   | Н  |
| (32768-m) <sup>[37]</sup> to 32767  | (65536-m) <sup>[37]</sup> to 65535 | Н  | L   | L  | Н   | Н  |
| 32768                               | 65536                              | L  | L   | L  | Н   | Н  |

#### Notes:

36. n = Empty Offset (Default Values: CY7C4275/CY7C4285 n = 127). 37. m = Full Offset (Default Values: CY7C4275/CY7C4285 n = 127).



## Width Expansion Configuration

The CY7C4275/85 can be expanded in width to provide word widths greater than 18 in increments of 18. During width expansion mode all control line inputs are common and all flags are available. Empty (Full) flags should be created by ANDing

the Empty (Full) flags of every FIFO; the PAE and PAF flags can be detected from any one device. This technique will avoid reading data from, or writing data to the FIFO that is "staggered" by one clock cycle due to the variations in skew between RCLK and WCLK. *Figure 1* demonstrates a 36-word width by using two CY7C4275/85s.



Figure 1. Block Diagram of 32K x18/64K x 18 Deep Sync FIFO Memory Used in a Width Expansion Configuration



# Depth Expansion Configuration (with Programmable Flags)

The CY7C4275/85 can easily be adapted to applications requiring more than 32,768/65,536 words of buffering. *Figure 2* shows Depth Expansion using three CY7C42X5s. Maximum depth is limited only by signal loading. Follow these steps:

- The first device must be designated by grounding the First Load (FL) control input.
- 2. All other devices must have FL in the HIGH state.

- 3. The Write Expansion Out (WXO) pin of each device must be tied to the Write Expansion In (WXI) pin of the next device.
- 4. The Read Expansion Out (RXO) pin of each device must be tied to the Read Expansion In (RXI) pin of the next device.
- 5. All Load (LD) pins are tied together.
- 6. The Half-Full Flag  $(\overline{\text{HF}})$  is not available in the Depth Expansion Configuration.
- 7. EF, FF, PAE, and PAF are created with composite flags by ORing together these respective flags for monitoring. The composite PAE and PAF flags are not precise.



Figure 2. Block Diagram of 32Kx18/64Kx18 Synchronous FIFO Memory with Programmable Flags used in Depth Expansion Configuration



# **Ordering Information**

# 32Kx18 Deep Sync FIFO

| Speed<br>(ns) | Ordering Code  | Package<br>Name | Package<br>Type                     | Operating<br>Range |
|---------------|----------------|-----------------|-------------------------------------|--------------------|
| 10            | CY7C4275-10ASC | A64             | 64-Lead 10x10 Thin Quad Flatpack    | Commercial         |
|               | CY7C4275-10JC  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |
|               | CY7C4275-10ASI | A64             | 64-Lead 10x10 Thin Quad Flatpack    | Industrial         |
|               | CY7C4275-10JI  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |
| 15            | CY7C4275-15ASC | A64             | 64-Lead 10x10 Thin Quad Flatpack    | Commercial         |
|               | CY7C4275-15JC  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |
| 25            | CY7C4275-25ASC | A64             | 64-Lead 10x10 Thin Quad Flatpack    |                    |
|               | CY7C4275–25JC  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |

# 64Kx18 Deep Sync FIFO

| Speed<br>(ns) | Ordering Code  | Package<br>Name | Package<br>Type                     | Operating<br>Range |
|---------------|----------------|-----------------|-------------------------------------|--------------------|
| 10            | CY7C4285-10ASC | A64             | 64-Lead 10x10 Thin Quad Flatpack    | Commercial         |
|               | CY7C4285-10JC  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |
|               | CY7C4285-10ASI | A64             | 64-Lead 10x10 Thin Quad Flatpack    | Industrial         |
|               | CY7C4285-10JI  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |
| 15            | CY7C4285-15ASC | A64             | 64-Lead 10x10 Thin Quad Flatpack    | Commercial         |
|               | CY7C4285-15JC  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |
| 25            | CY7C4285–25ASC | A64             | 64-Lead 10x10 Thin Quad Flatpack    |                    |
|               | CY7C4285-25JC  | J81             | 68-Lead Plastic Leaded Chip Carrier |                    |

Document #: 38-00588-B



# **Package Diagrams**

#### 64-Pin Thin Quad Flat Pack A64



#### 68-Lead Plastic Leaded Chip Carrier J81

