| 查询W237供应商   | 捷多邦,专业PCB打样工厂,24小时加急出货         |        |
|-------------|--------------------------------|--------|
| CYDRESS     | PRELIMINARY                    | W237   |
| 440BX/MX SI | pread Spectrum Frequency Synth | esizer |

### Features

- Maximized EMI suppression using Cypress's Spread Spectrum technology
- Single-chip system frequency synthesizer for Mobile Intel® 440BX
- Two copies of CPU output
- I<sup>2</sup>C<sup>™</sup> interface for programming
- Seven copies of PCI output
- Two 48/24MHz outputs for USB and SIO
- Three buffered reference outputs
- Eight buffered SDRAM outputs provide support for 2 DIMMs
- Spread Spectrum feature enabled through I<sup>2</sup>C interface and pin option
- Power management control inputs

# **Key Specifications**

| CPU Cycle-to-Cycle Jitter: | 250 ps    |
|----------------------------|-----------|
| CPU to CPU Output Skew:    | 175 ps    |
| PCI to PCI Output Skew:    | 500 ps    |
| VDDQ3:                     | 3.3V±5%   |
| VDDQ2:                     | 2.5V±5%   |
| SDRAM0:7 Delay:+3.         | 7 ns typ. |

### Table 1. Clock Select Table<sup>[1]</sup>

| SEL100/66<br>(MHz) | CPU,SDRAM<br>(MHz) | PCI<br>(MHz) |
|--------------------|--------------------|--------------|
| 0                  | 66.6               | 33.3         |
| 1                  | 100                | 33.3         |



1. 2.

Mode input latched at power-up. Pin function with parentheses determined by MODE pin logic state. Internal 250-k $\Omega$  pull-up resistors present on inputs marked with \*. Design should not rely solely on internal resistor to set I/O pins HIGH.

Intel is a registered trademark of Intel Corporation. I<sup>2</sup>C is a trademark of Philips Corporation.





# **Pin Definitions**

| Pin Name             | Pin<br>No.                | Pin<br>Type | Pin Description                                                                                                                                                                                                                                                                                                                                                                        |  |
|----------------------|---------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CPU0:1               | 42, 41                    | 0           | <b>CPU Clock Outputs:</b> See <i>Table 1</i> for detailed frequency information. Output voltage swing is controlled by voltage applied to VDDQ2.                                                                                                                                                                                                                                       |  |
| PCI0:5               | 9, 11, 12, 13,<br>14, 16  | 0           | <b>PCI Clock Outputs 0 through 5:</b> These six PCI clock outputs are controlled by th PCI_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                          |  |
| PCI_F                | 8                         | 0           | <i>Fixed PCI Clock Output:</i> Unlike PCI0:5 outputs, this output is not controlled by the PCI_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                      |  |
| MODE                 | 6                         | I           | <b>Mode Control:</b> This input selects the function of device pin 26 (SDRAM7/PCI_STOP#) and pin 27 (SDRAM6/CPU_STOP#). Refer to description for those pins.                                                                                                                                                                                                                           |  |
| PWR_DWN#             | 44                        | I           | <b>Power-Down Control:</b> When this input is LOW, device goes into a low-power condition. All outputs are held LOW while in power-down, CPU and PCI clock outputs are stopped LOW after completing a full clock cycle (2–3 CPU clock cycle latency). When brought HIGH, CPU, SDRAM, and PCI outputs start with a full clock cycle at full operating frequency (3 ms maximum latency). |  |
| FB                   | 38                        | 0           | Feedback out                                                                                                                                                                                                                                                                                                                                                                           |  |
| SPREAD#              | 47                        | I           | Spread#: When LOW, enables spread spectrum clocking.                                                                                                                                                                                                                                                                                                                                   |  |
| SEL100/66#           | 18                        | I           | <b>SEL 66- or 100-MHz Input Selection:</b> Selects power-up default CPU clock frequency as shown in <i>Table 1</i> on page 1 (also determines SDRAM and PCI clock frequency selections).                                                                                                                                                                                               |  |
| BUF_IN               | 39                        | I           | Clock Input: This clock input has an input threshold voltage of 1.5V (typ.).                                                                                                                                                                                                                                                                                                           |  |
| 48/24MHz0:1          | 22,23                     | 0           | <b>48-/24-MHz Output:</b> 48/24MHz is provided in normal operation. In standard systems, this output can be used as the reference for the Universal Serial Bus. This output does not have the Spread Spectrum feature.                                                                                                                                                                 |  |
| REF0:2               | 2, 1,45                   | 0           | <b>Reference Clock Outputs 0 through 2:</b> This pin provides a fixed clock signal equal in frequency to the reference signal provided at the X1/X2 pins.                                                                                                                                                                                                                              |  |
| SDRAM7/<br>PCI_STOP# | 26                        | I/O         | <b>SDRAM Clock Output 7 or PCI Clock Output Stop Control:</b> This pin has dua functions, selectable by the MODE input pin. When MODE = 0, this pin become the PCI_STOP# input. When MODE = 1, this pin becomes SDRAM clock output                                                                                                                                                     |  |
|                      |                           |             | PCI_STOP# input: When brought LOW, clock outputs PCI0:5 are stopped LOW after completing a full clock cycle. When brought HIGH, clock outputs PCI0:5 are started beginning with a full clock cycle. Clock latency provides one PCI_F rising edge of PCI clock following PCI_STOP# state change.                                                                                        |  |
|                      |                           |             | Regarding use as a SDRAM clock: Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                                                                                                        |  |
| SDRAM6/CPU_<br>STOP# | 27                        | I/O         | <b>SDRAM Clock Output 6 or CPU Clock Output Stop Control:</b> This pin has dual functions, selectable by the MODE input pin. When MODE = 0, this pin becomes the CPU_STOP# input. When MODE = 1, this pin becomes SDRAM clock output 6.                                                                                                                                                |  |
|                      |                           |             | Regarding use as a CPU_STOP# input: When brought LOW, clock outputs CPU0:1 are stopped LOW after completing a full clock cycle (2–3 CPU clock latency). When brought HIGH, clock outputs CPU0:1 are started beginning with a full clock cycle (2–3 CPU clock latency).                                                                                                                 |  |
|                      |                           |             | Regarding use as a SDRAM clock: Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                                                                                                                                                                                        |  |
| SDRAM0:5             | 36, 35, 33, 32,<br>30, 29 | 0           | <b>Buffered Outputs:</b> These six dedicated outputs provide copies of the signal provided at the BUF_IN input. The swing is set by VDDQ3.                                                                                                                                                                                                                                             |  |
| SCLK                 | 20                        | Ι           | Clock pin for I <sup>2</sup> C circuitry.                                                                                                                                                                                                                                                                                                                                              |  |
| SDATA                | 19                        | I/O         | Data pin for I <sup>2</sup> C circuitry.                                                                                                                                                                                                                                                                                                                                               |  |
| X1                   | 4                         | I           | <b>Crystal Connection or External Reference Frequency Input:</b> This pin has dual functions. It can be used as an external 14.318-MHz crystal connection or as an external reference frequency input.                                                                                                                                                                                 |  |



| Pin Name | Pin<br>No.                       | Pin<br>Type | Pin Description                                                                                                                                                               |  |
|----------|----------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| X2       | 5                                | I           | <i>Crystal Connection:</i> An input connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected.                         |  |
| VDDQ3    | 7, 15, 21, 25,<br>28, 34, 46, 48 | Р           | <b>Power Connection:</b> Power supply for core logic, PLL circuitry, SDRAM outputs, PCI outputs, reference outputs, 48-MHz output, and 24-MHz output. Connect to 3.3V supply. |  |
| VDDQ2    | 40                               | Р           | <i>Power Connection:</i> Power supply for CPU0:1 output buffers. Connect to 2.5V supply.                                                                                      |  |
| GND      | 3, 10, 17, 24,<br>31, 37, 43     | G           | <i>Ground Connections:</i> Connect all ground pins to the common system ground plane.                                                                                         |  |

## Pin Definitions (continued)

### Overview

The W237 was developed as a single-chip device to meet the clocking needs of the Intel 440BX. In addition to the typical outputs provided by standard 100-MHz 440BX FTGs, the W237 adds eight SDRAM output buffers supporting 2 DIMM modules in conjunction with the chipset.

Cypress's proprietary spread spectrum frequency synthesis technique is a feature of the CPU and PCI outputs. This feature reduces the peak EMI measurements of not only the output signals and their harmonics, but also of any other clock signals that are properly synchronized to them.



## Spread Spectrum Frequency Timing Generator

The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in Figure 1.

As shown in Figure 1, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is:

 $dB = 6.5 + 9*log_{10}(P) + 9*log_{10}(F)$ 

#### EMI Reduction SSFTG ypical Cloo Amplitude (dB) (dB) Amplitude Spi Spectrum Enabled Non-Spread Speactrum Frequency Span (MHz) Frequency Span (MHz) Center Spread Down Spread

Figure 1. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation



Figure 2. Modulation Waveform Profile

Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured.

The output clock is modulated with a waveform depicted in Figure 2. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is either -0.25% or  $\pm 0.5\%$  of the selected frequency. Figure 2 details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices.



# **Serial Data Interface**

The W237 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the W237 initializes with default register settings, therefore the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of device pins SDATA and SCLK. In motherboard applications, SDATA and SCLK are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. *Table 2* summarizes the control functions of the serial data interface.

#### Operation

Data is written to the W237 in ten bytes of eight bits each. Bytes are written in the order shown in *Table 3*.

| Table 2. | Serial Data | Interface | Control | Functions  | Summary |
|----------|-------------|-----------|---------|------------|---------|
|          | Ochial Data | michacc   | 001101  | i unotions | ounnary |

| Control Function                 | Description                                                                                                            | Common Application                                                                                                                                            |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock Output Disable             | Any individual clock output(s) can be disabled. Disabled outputs are actively held LOW.                                | Unused outputs are disabled to reduce EMI<br>and system power. Examples are clock out-<br>puts to unused PCI slots.                                           |
| CPU Clock Frequency<br>Selection | Provides CPU/PCI frequency selections through<br>software. Frequency is changed in a smooth and<br>controlled fashion. | For alternate microprocessors and power<br>management options. Smooth frequency tran-<br>sition allows CPU frequency change under<br>normal system operation. |
| Spread Spectrum<br>Enabling      | Enables or disables spread spectrum clocking.                                                                          | For EMI reduction.                                                                                                                                            |
| Output Three-state               | Puts clock output into a high-impedance state.                                                                         | Production PCB testing.                                                                                                                                       |
| (Reserved)                       | Reserved function for future device revision or pro-<br>duction device testing.                                        | No user application. Register bit must be writ-<br>ten as 0.                                                                                                  |

### Table 3. Byte Writing Sequence

| Byte<br>Sequence | Byte Name     | Bit Sequence     | Byte Description                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | Slave Address | 11010010         | Commands the W237 to accept the bits in Data Bytes 0–6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the W237 is 11010010. Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2                | Command Code  | Don't Care       | Unused by the W237, therefore bit values are ignored ("don't care"). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                             |
| 3                | Byte Count    | Don't Care       | Unused by the W237, therefore bit values are ignored ("don't care"). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                               |
| 4                | Data Byte 0   | Refer to Table 4 | The data bits in Data Bytes 0–7 set internal W237 registers that control                                                                                                                                                                                                                                                                                                                                        |
| 5                | Data Byte 1   |                  | device operation. The data bits are only accepted when the Address<br>Byte bit sequence is 11010010, as noted above. For description of bit                                                                                                                                                                                                                                                                     |
| 6                | Data Byte 2   |                  | control functions, refer to <i>Table 4</i> , Data Byte Serial Configuration Map.                                                                                                                                                                                                                                                                                                                                |
| 7                | Data Byte 3   | ]                |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8                | Data Byte 4   |                  |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9                | Data Byte 5   | ]                |                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10               | Data Byte 6   |                  |                                                                                                                                                                                                                                                                                                                                                                                                                 |



## Writing Data Bytes

Each bit in Data Bytes 0–7 controls a particular device function except for the "reserved" bits, which must be written as a logic 0. Bits are written MSB (most significant bit) first, which is bit

7. *Table 4* gives the bit formats for registers located in Data Bytes 0-7.

Table 5 details the select functions for Byte 0, bits 1 and 0.

### Table 4. Data Bytes 0-7 Serial Configuration Map

| Default |
|---------|
|         |
| 0       |
| 0       |
| 1       |
| 0       |
| 1       |
| 1       |
| 00      |
|         |
| 1       |
| 1       |
| 0       |
| 0       |
| 0       |
| 0       |
| 1       |
| 1       |
|         |
| 0       |
| 1       |
| 1       |
| 1       |
| 1       |
| 1       |
| 1       |
| 1       |
|         |
| 1       |
| 1       |
| 1       |
| 1       |
| 1       |
| 1       |
|         |



|          | Affected Pin |          | Affected Pin            | Bit C | ontrol |         |
|----------|--------------|----------|-------------------------|-------|--------|---------|
| Bit(s)   | Pin No.      | Pin Name | n Name Control Function |       | 1      | Default |
| 1        | 35           | SDRAM1   | Clock Output Disable    | Low   | Active | 1       |
| 0        | 36           | SDRAM0   | Clock Output Disable    | Low   | Active | 1       |
| Data Byt | e 4          | I        |                         |       |        |         |
| 7        |              |          | (Reserved)              |       |        | 0       |
| 6        |              |          | (Reserved)              |       |        | 0       |
| 5        |              |          | (Reserved)              |       |        | 0       |
| 4        |              |          | (Reserved)              |       |        | 0       |
| 3        |              |          | (Reserved)              |       |        | 0       |
| 2        |              |          | (Reserved)              |       |        | 0       |
| 1        |              |          | (Reserved)              |       |        | 0       |
| 0        |              |          | (Reserved)              |       |        | 0       |
| Data Byt | e 5          |          |                         |       |        |         |
| 7        |              |          | (Reserved)              |       |        | 0       |
| 6        |              |          | (Reserved)              |       |        | 0       |
| 5        |              |          | (Reserved)              |       |        | 0       |
| 4        |              |          | (Reserved)              |       |        | 0       |
| 3        |              |          | (Reserved)              |       |        | 0       |
| 2        | 45           | REF2     | Clock Output Disable    | Low   | Active | 1       |
| 1        | 1            | REF1     | Clock Output Disable    | Low   | Active | 1       |
| 0        | 2            | REF0     | Clock Output Disable    | Low   | Active | 1       |
| Data Byt | e 6          |          |                         |       |        |         |
| 7        |              |          | (Reserved)              |       |        | 0       |
| 6        |              |          | (Reserved)              |       |        | 0       |
| 5        |              |          | (Reserved)              |       |        | 0       |
| 4        |              |          | (Reserved)              |       |        | 0       |
| 3        |              |          | (Reserved)              |       |        | 0       |
| 2        |              |          | (Reserved)              |       |        | 0       |
| 1        |              |          | (Reserved)              |       |        | 0       |
| 0        |              |          | (Reserved)              |       |        | 0       |

#### Table 4. Data Bytes 0-7 Serial Configuration Map (continued)

# Table 5. Select Function for Data Byte 0, Bits 0:1

|             | Input Co | nditions | Output Conditions     |                       |                       |                     |                       |                       |
|-------------|----------|----------|-----------------------|-----------------------|-----------------------|---------------------|-----------------------|-----------------------|
|             | Data     | Byte 0   |                       | PCI_F,                |                       |                     |                       |                       |
| Function    | Bit 1    | Bit 0    | CPU0:1                | PCI1:5                | SDRAM                 | REF0:1,             | 24MHZ                 | 48MHZ                 |
| Three-state | 1        | 1        | HI-Z                  | HI-Z                  | HI-Z                  | HI-Z                | HI-Z                  | HI-Z                  |
| Testmode    | 0        | 1        | TCLK/2 <sup>[3]</sup> | TCLK/4 <sup>[3]</sup> | TCLK/2 <sup>[3]</sup> | TCLK <sup>[3]</sup> | TCLK/4 <sup>[3]</sup> | TCLK/2 <sup>[3]</sup> |

Note:

3. TCLK is a test clock driven on the X1 (crystal) input during test mode.



# **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter                         | Description                            | Rating       | Unit |
|-----------------------------------|----------------------------------------|--------------|------|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on any pin with respect to GND | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                  | Storage Temperature                    | -65 to +150  | °C   |
| Τ <sub>B</sub>                    | Ambient Temperature under Bias         | -55 to +125  | °C   |
| T <sub>A</sub>                    | Operating Temperature                  | 0 to +70     | °C   |
| ESD <sub>PROT</sub>               | Input ESD Protection                   | 2 (min.)     | kV   |

DC Electrical Characteristics: T<sub>A</sub> = 0°C to +70°C, V<sub>DDQ3</sub> = 3.3V±5%, V<sub>DDQ2</sub> = 2.5V±5%

| Parameter       | Description                        |                       | Test Condition                 | Min.      | Тур. | Max.                  | Unit |
|-----------------|------------------------------------|-----------------------|--------------------------------|-----------|------|-----------------------|------|
| Supply Curr     | ent                                |                       | I                              |           |      |                       |      |
| I <sub>DD</sub> | 3.3V Supply Current                |                       | CPU0:1 =100 MHz <sup>[4]</sup> |           | 260  |                       | mA   |
| I <sub>DD</sub> | 2.5V Supply Current                |                       | CPU0:1 =100 MHz <sup>[4]</sup> |           | 25   |                       | mA   |
| Logic Inputs    | (All referenced to V <sub>DD</sub> | <sub>Q3</sub> = 3.3V) |                                |           |      |                       |      |
| V <sub>IL</sub> | Input Low Voltage                  |                       |                                | GND – 0.3 |      | 0.8                   | V    |
| V <sub>IH</sub> | Input High Voltage                 |                       |                                | 2.0       |      | V <sub>DD</sub> + 0.3 | V    |
| IIL             | Input Low Current <sup>[5]</sup>   |                       |                                |           |      | -25                   | μA   |
| I <sub>IH</sub> | Input High Current <sup>[5]</sup>  |                       |                                |           |      | 10                    | μA   |
| Clock Outpu     | its                                |                       | •                              | · .       |      |                       |      |
| V <sub>OL</sub> | Output Low Voltage                 |                       | I <sub>OL</sub> = 1 mA         |           |      | 50                    | mV   |
| V <sub>OH</sub> | Output High Voltage                |                       | I <sub>OH</sub> = -1 mA        | 3.1       |      |                       | V    |
| V <sub>OH</sub> | Output High Voltage                | CPU0:1,<br>IOAPIC     | I <sub>OH</sub> = -1 mA        | 2.2       |      |                       | V    |
| I <sub>OL</sub> | Output Low Current:                | CPU0:1                | V <sub>OL</sub> = 1.25V        | 27        | 57   | 97                    | mA   |
|                 |                                    | PCI_F, PCI1:5         | V <sub>OL</sub> = 1.5V         | 20.5      | 53   | 139                   | mA   |
|                 |                                    | IOAPIC                | V <sub>OL</sub> = 1.25V        | 40        | 85   | 140                   | mA   |
|                 |                                    | REF0:1                | V <sub>OL</sub> = 1.5V         | 25        | 37   | 76                    | mA   |
|                 |                                    | 48MHz                 | V <sub>OL</sub> = 1.5V         | 25        | 37   | 76                    | mA   |
|                 |                                    | 24MHz                 | V <sub>OL</sub> = 1.5V         | 25        | 37   | 76                    | mA   |
| I <sub>OH</sub> | Output High Current                | CPU0:1                | V <sub>OH</sub> = 1.25V        | 25        | 55   | 97                    | mA   |
|                 |                                    | PCI_F, PCI1:5         | V <sub>OH</sub> = 1.5V         | 31        | 55   | 139                   | mA   |
|                 |                                    | IOAPIC                | V <sub>OH</sub> = 1.25V        | 40        | 87   | 155                   | mA   |
|                 |                                    | REF0:1                | V <sub>OH</sub> = 1.5V         | 27        | 44   | 94                    | mA   |
|                 |                                    | 48MHz                 | V <sub>OH</sub> = 1.5V         | 27        | 44   | 94                    | mA   |
|                 |                                    | 24MHz                 | V <sub>OH</sub> = 1.5V         | 25        | 37   | 76                    | mA   |

Notes:

All clock outputs loaded with 6"  $60\Omega$  transmission lines with 22-pF capacitors. W237 logic inputs have internal pull-up devices (pull-ups not full CMOS level).

4. 5.



| Parameter          | Description                                                  | Test Condition           | Min. | Тур. | Max. | Unit |
|--------------------|--------------------------------------------------------------|--------------------------|------|------|------|------|
| Crystal Osc        | illator                                                      |                          | •    | •    |      |      |
| V <sub>TH</sub>    | X1 Input Threshold Voltage <sup>[6]</sup>                    | V <sub>DDQ3</sub> = 3.3V |      | 1.65 |      | V    |
| C <sub>LOAD</sub>  | Load Capacitance, Imposed on External Crystal <sup>[7]</sup> |                          |      | 14   |      | pF   |
| C <sub>IN,X1</sub> | X1 Input Capacitance <sup>[8]</sup>                          | Pin X2 unconnected       |      | 28   |      | pF   |
| Pin Capacita       | ance/Inductance                                              |                          |      | •    |      |      |
| C <sub>IN</sub>    | Input Pin Capacitance                                        | Except X1 and X2         |      |      | 5    | pF   |
| C <sub>OUT</sub>   | Output Pin Capacitance                                       |                          |      |      | 6    | pF   |
| L <sub>IN</sub>    | Input Pin Inductance                                         |                          |      |      | 7    | nH   |

# **DC Electrical Characteristics:** $T_A = 0^{\circ}C$ to +70°C, $V_{DDQ3} = 3.3V \pm 5\%$ , $V_{DDQ2} = 2.5V \pm 5\%$ (continued)

## **AC Electrical Characteristics**

# $T_{A}$ = 0°C to +70°C, $V_{DDQ3}$ = 3.3V±5%, $V_{DDQ2}$ = 2.5V± 5%, $f_{XTL}$ = 14.31818 MHz

AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output; Spread Spectrum clocking is disabled.

|                 |                                                            |                                                                                                                           | CPU = 66.6 MHz CPU = 100 MHz |      | MHz  |      |      |      |      |
|-----------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------|------|------|------|------|------|------|
| Parameter       | Description                                                | Test Condition/Comments                                                                                                   | Min.                         | Тур. | Max. | Min. | Тур. | Max. | Unit |
| t <sub>P</sub>  | Period                                                     | Measured on rising edge at 1.25V                                                                                          | 15                           |      | 15.5 | 10   |      | 10.5 | ns   |
| t <sub>H</sub>  | High Time                                                  | Duration of clock cycle above 2.0V                                                                                        | 5.6                          |      |      | 3    |      |      | ns   |
| tL              | Low Time                                                   | Duration of clock cycle below 0.4V                                                                                        | 5.3                          |      |      | 2.8  |      |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                                      | Measured from 0.4V to 2.0V                                                                                                | 1                            |      | 4    | 1    |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                      | Measured from 2.0V to 0.4V                                                                                                | 1                            |      | 4    | 1    |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                                 | Measured on rising and falling edge at 1.25V                                                                              | 45                           |      | 55   | 45   |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                                     | Measured on rising edge at 1.25V. Max-<br>imum difference of cycle time between<br>two adjacent cycles.                   |                              |      | 250  |      |      | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                                | Measured on rising edge at 1.25V                                                                                          |                              |      | 175  |      |      | 175  | ps   |
| f <sub>ST</sub> | Frequency Stabiliza-<br>tion from Power-up<br>(cold start) | Assumes full supply voltage reached<br>within 1 ms from power-up. Short cycles<br>exist prior to frequency stabilization. |                              |      | 3    |      |      | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                        | Average value during switching transi-<br>tion. Used for determining series termi-<br>nation value.                       |                              | 20   |      |      | 20   |      | Ω    |

#### CPU Clock Outputs, CPU0:1 (Lump Capacitance Test Load = 20 pF)

#### Notes:

<sup>6.</sup> 

X1 input threshold voltage (typical) is V<sub>DD</sub>/2. The W237 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 14 pF; this includes typical stray capacitance of short PCB traces to crystal. X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected). 7.

<sup>8.</sup> 



|                  |                       |                                                                                                     | CPU = 66.6 MHz |      | CPU = 100 MHz |      |      |      |      |
|------------------|-----------------------|-----------------------------------------------------------------------------------------------------|----------------|------|---------------|------|------|------|------|
| Parameter        | Description           | Test Condition/Comments                                                                             | Min.           | Тур. | Max.          | Min. | Тур. | Max. | Unit |
| t <sub>P</sub>   | Period                | Measured on rising edge at 1.5V                                                                     | 15             |      | 15.5          | 10   |      | 15.5 | ns   |
| t <sub>H</sub>   | High Time             | Duration of clock cycle above 2.4V, at min. edge rate (1.5 V/ns)                                    | 5.6            |      |               | 3.3  |      |      | ns   |
| tL               | Low Time              | Duration of clock cycle below 0.4V, at min. edge rate (1.5 V/ns)                                    | 5.3            |      |               | 3.1  |      |      | ns   |
| t <sub>R</sub>   | Output Rise Edge Rate | Measured from 0.4V to 2.4V                                                                          | 1.5            |      | 4             | 1.5  |      | 4    | V/ns |
| t <sub>F</sub>   | Output Fall Edge Rate | Measured from 2.4V to 0.4V                                                                          | 1.5            |      | 4             | 1.5  |      | 4    | V/ns |
| t <sub>PLH</sub> | Prop Delay LH         | Input edge rate faster than 1 V/ns                                                                  | 1              |      | 5             | 1    |      | 5    | ns   |
| t <sub>PHL</sub> | Prop Delay HL         | Input edge rate faster than 1 V/ns                                                                  | 1              |      | 5             | 1    |      | 5    | ns   |
| t <sub>D</sub>   | Duty Cycle            | Measured on rising and falling edge at 1.5V, at min. edge rate (1.5 V/ns)                           | 45             |      | 55            | 45   |      | 55   | %    |
| t <sub>SK</sub>  | Output Skew           | Measured on rising edge at 1.5V                                                                     |                |      | 250           |      |      | 250  | ps   |
| Z <sub>o</sub>   | AC Output Impedance   | Average value during switching transi-<br>tion. Used for determining series termi-<br>nation value. |                | 30   |               |      | 30   |      | Ω    |

## PCI Clock Outputs, PCI\_F and PCI0:5 (Lump Capacitance Test Load = 30 pF)

|                 |                                                          |                                                                                                                     | CPU = |      |      |      |
|-----------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| Parameter       | Description                                              | Test Condition/Comments                                                                                             | Min.  | Тур. | Max. | Unit |
| t <sub>P</sub>  | Period                                                   | Measured on rising edge at 1.5V                                                                                     | 30    |      |      | ns   |
| t <sub>H</sub>  | High Time                                                | Duration of clock cycle above 2.4V                                                                                  | 12    |      |      | ns   |
| tL              | Low Time                                                 | Duration of clock cycle below 0.4V                                                                                  | 12    |      |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                                    | Measured from 0.4V to 2.4V                                                                                          | 1     |      | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                    | Measured from 2.4V to 0.4V                                                                                          | 1     |      | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                               | Measured on rising and falling edge at 1.5V                                                                         | 45    |      | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                                   | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |       |      | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                              | Measured on rising edge at 1.5V                                                                                     |       |      | 500  | ps   |
| t <sub>O</sub>  | CPU to PCI Clock Skew                                    | Covers all CPU/PCI outputs. Measured on rising edge at 1.5V. CPU leads PCI output.                                  | 1.5   |      | 4    | ns   |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold<br>start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |       |      | 3    | ms   |
| Zo              | AC Output Impedance                                      | Average value during switching transition. Used for de-<br>termining series termination value.                      |       | 30   |      | Ω    |



## REF0:1 Clock Output (Lump Capacitance Test Load = 20 pF)

|                 |                                                       |                                                                                                                           |        | CPU = 66.6/100 MHz |      |      |  |
|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------|--------------------|------|------|--|
| Parameter       | Description                                           | Test Condition/Comments                                                                                                   | Min.   | Тур.               | Max. | Unit |  |
| f               | Frequency, Actual                                     | Frequency generated by crystal oscillator                                                                                 | 14.318 |                    | MHz  |      |  |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                                | 0.5    |                    | 2    | V/ns |  |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                                | 0.5    |                    | 2    | V/ns |  |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                               | 45     |                    | 55   | %    |  |
| f <sub>ST</sub> | Frequency Stabilization from<br>Power-up (cold start) | Assumes full supply voltage reached within<br>1 ms from power-up. Short cycles exist prior to<br>frequency stabilization. |        |                    | 3    | ms   |  |
| Z <sub>o</sub>  | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                                 |        | 40                 |      | Ω    |  |

## 48-MHZ Clock Output (Lump Capacitance Test Load = 20 pF)

|                 |                                                       |                                                                                                                          | CPU = 66.6/100 MHz |        | ) MHz |      |
|-----------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------|--------|-------|------|
| Parameter       | Description                                           | Test Condition/Comments                                                                                                  | Min.               | Тур.   | Max.  | Unit |
| f               | Frequency, Actual                                     | Determined by PLL divider ratio (see m/n below)                                                                          |                    | 48.008 |       | MHz  |
| f <sub>D</sub>  | Deviation from 48 MHz                                 | (48.008 - 48)/48                                                                                                         |                    | +167   |       | ppm  |
| m/n             | PLL Ratio                                             | (14.31818 MHz x 57/17 = 48.008 MHz)                                                                                      |                    | 57/17  |       |      |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                               | 0.5                |        | 2     | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                               | 0.5                |        | 2     | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                              | 45                 |        | 55    | %    |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to fre-<br>quency stabilization. |                    |        | 3     | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                                |                    | 40     |       | Ω    |

## 24-MHZ Clock Output (Lump Capacitance Test Load = 20 pF)

|                 |                                                       |                                                                                                                          | CPU = 66.6/100 MHz |        | ) MHz |      |
|-----------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------|--------|-------|------|
| Parameter       | Description                                           | Test Condition/Comments                                                                                                  | Min.               | Тур.   | Max.  | Unit |
| f               | Frequency, Actual                                     | Determined by PLL divider ratio (see m/n below)                                                                          |                    | 24.004 |       | MHz  |
| f <sub>D</sub>  | Deviation from 24 MHz                                 | (24.004 - 24)/24                                                                                                         | +167               |        |       | ppm  |
| m/n             | PLL Ratio                                             | (14.31818 MHz x 57/34 = 24.004 MHz)                                                                                      |                    | 57/34  |       |      |
| t <sub>R</sub>  | Output Rise Edge Rate                                 | Measured from 0.4V to 2.4V                                                                                               | 0.5                |        | 2     | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                                 | Measured from 2.4V to 0.4V                                                                                               | 0.5                |        | 2     | V/ns |
| t <sub>D</sub>  | Duty Cycle                                            | Measured on rising and falling edge at 1.5V                                                                              | 45                 |        | 55    | %    |
| f <sub>ST</sub> | Frequency Stabilization<br>from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to fre-<br>quency stabilization. |                    |        | 3     | ms   |
| Zo              | AC Output Impedance                                   | Average value during switching transition. Used for determining series termination value.                                |                    | 40     |       | Ω    |

# **Ordering Information**

| Ordering Code | Package<br>Name | Package Type            |
|---------------|-----------------|-------------------------|
| W237          | Х               | 48-pin TSSOP (240 mils) |





FB = Dale ILB1206 - 300 (300Ω @ 100 MHz)

C1 & C3 = 10–22  $\mu$ F C2 & C4 = 0.005  $\mu$ F C5 = 47  $\mu$ F C6 = 0.1  $\mu$ F G = VIA to GND plane layer (V) =VIA to respective supply plane trace Note: Each supply plane or strip should have a ferrite bead and capacitors All V<sub>DD</sub> by pass capacitors = 0.1  $\mu$ F



# Package Diagram



# © Cypress Semiconductor Corporation, 2000. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize