查询AD\$7842供应商



# 12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- SINGLE SUPPLY: 2.7V to 5V
- 4-CHANNEL INPUT MULTIPLEXER
- UP TO 200kHz SAMPLING RATE
- FULL 12-BIT PARALLEL INTERFACE
- ±1 LSB INL AND DNL
- GUARANTEED NO MISSING CODES
- 72dB SINAD
- LOW POWER: 2mW
- 28-LEAD SSOP PACKAGE

## APPLICATIONS

- DATA ACQUISITION
- TEST AND MEASUREMENT
- INDUSTRIAL PROCESS CONTROL
- MEDICAL INSTRUMENTS
- LABORATORY EQUIPMENT

## DESCRIPTION

The ADS7842 is a complete, 4-channel, 12-bit analogto-digitial converter (ADC). It contains a 12-bit, capacitor-based, SAR A/D with a sample-and-hold amplifier, interface for microprocessor use and parallel, three-state output drivers. The ADS7842 is specified at a 200kHz sampling rate while dissipating only 2mW of power. The reference voltage can be varied from 100mV to  $V_{CC}$  with a corresponding LSB resolution from 24 $\mu$ V to 1.22mV. The ADS7842 is guaranteed down to 2.7V operation.

Low power, high speed and an on-board multiplexer make the ADS7842 ideal for battery-operated systems such as portable, multi-channel dataloggers and measurement equipment. The ADS7842 is available in a 28-lead SSOP package and is guaranteed over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range.



## **SPECIFICATIONS: +5V**

At  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $+V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200$ kHz, and  $f_{CLK} = 16 \cdot f_{SAMPLE} = 3.2$ MHz, unless otherwise noted.

|                                                                                                                                                                                                               |                                                                                                                                                                                  |                           | ADS7842E                        |                               |          | ADS7842E            | В                        |                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|-------------------------------|----------|---------------------|--------------------------|------------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                     | CONDITIONS                                                                                                                                                                       | MIN                       | ТҮР                             | MAX MIN                       |          | TYP MAX             |                          | UNITS                                                                        |
| RESOLUTION                                                                                                                                                                                                    |                                                                                                                                                                                  |                           |                                 | 12                            |          |                     | *                        | Bits                                                                         |
| ANALOG INPUT<br>Full-Scale Input Span<br>Capacitance<br>Leakage Current                                                                                                                                       |                                                                                                                                                                                  | 0                         | 25<br>±1                        | V <sub>REF</sub>              | *        | * *                 | *                        | V<br>pF<br>μA                                                                |
| SYSTEM PERFORMANCE<br>No Missing Codes<br>Integral Linearity Error<br>Differential Linearity Error<br>Offset Error<br>Offset Error Match<br>Gain Error<br>Gain Error Match<br>Noise<br>Power Supply Rejection |                                                                                                                                                                                  | 12                        | ±0.8<br>0.15<br>0.1<br>30<br>70 | ±2<br>±3<br>1.0<br>±4<br>1.0  | 12       | ±0.5<br>*<br>*<br>* | ±1<br>±1<br>*<br>±3<br>* | Bits<br>LSB <sup>(1)</sup><br>LSB<br>LSB<br>LSB<br>LSB<br>LSB<br>MVrms<br>dB |
| SAMPLING DYNAMICS<br>Conversion Time<br>Acquisition Time<br>Throughput Rate<br>Multiplexer Settling Time<br>Aperture Delay<br>Aperture Jitter                                                                 |                                                                                                                                                                                  | 3                         | 500<br>30<br>100                | 12<br>200                     | *        | * *                 | *                        | Clk Cycles<br>Clk Cycles<br>kHz<br>ns<br>ns<br>ps                            |
| DYNAMIC CHARACTERISTICS<br>Total Harmonic Distortion <sup>(2)</sup><br>Signal-to-(Noise + Distortion)<br>Spurious Free Dynamic Range<br>Channel-to-Channel Isolation                                          | V <sub>IN</sub> = 5Vp-p at 10kHz<br>V <sub>IN</sub> = 5Vp-p at 50kHz | 68<br>72                  | -78<br>71<br>79<br>120          | -72                           | 70<br>76 | 80<br>72<br>81<br>* | -76                      | dB<br>dB<br>dB<br>dB                                                         |
| REFERENCE INPUT<br>Range<br>Resistance<br>Input Current                                                                                                                                                       | DCLK Static<br>f <sub>SAMPLE</sub> = 12.5kHz<br>DCLK Static                                                                                                                      | 0.1                       | 5<br>40<br>2.5<br>0.001         | +V <sub>CC</sub><br>100<br>3  | *        | * * * *             | * * *                    | V<br>GΩ<br>μΑ<br>μΑ<br>μΑ                                                    |
| DIGITAL INPUT/OUTPUT<br>Logic Family<br>Logic Levels<br>V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>OH</sub><br>V <sub>OL</sub><br>Data Format<br>External Clock                                             | $ I_{IH}  \le +5\mu A$<br>$ I_{IL}  \le +5\mu A$<br>$I_{OH} = -250\mu A$<br>$I_{OL} = 250\mu A$                                                                                  | 3.0<br>-0.3<br>3.5<br>0.2 | CMOS<br>traight Bina            | 5.5<br>+0.8<br>0.4<br>ry<br>8 | * * *    | *                   | * * *                    | V<br>V<br>V<br>V<br>MHz                                                      |
| POWER SUPPLY REQUIREMENTS<br>+V <sub>CC</sub><br>Quiescent Current<br>Power Dissipation                                                                                                                       | Specified Performance<br>f <sub>SAMPLE</sub> = 12.5kHz<br>Power-Down Mode <sup>(3)</sup> , <del>CS</del> = +V <sub>CC</sub>                                                      | 4.75                      | 550<br>300                      | 5.25<br>900<br>3<br>4.5       | *        | *<br>*              | * * * *                  | V<br>μΑ<br>μΑ<br>μΑ<br>mW                                                    |
| TEMPERATURE RANGE<br>Specified Performance                                                                                                                                                                    |                                                                                                                                                                                  | -40                       |                                 | +85                           | *        |                     | *                        | °C                                                                           |

\* Same specifications as ADS7842E.

NOTE: (1) LSB means Least Significant Bit. With  $V_{REF}$  equal to +5.0V, one LSB is 1.22mV. (2) First five harmonics of the test frequency. (3) Power-down mode at end of conversion when  $\overline{WR}$ ,  $\overline{CS}$ , and  $\overline{BUSY}$  conditions have all been met. Refer to Table I of this data sheet.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

### **SPECIFICATION: +2.7V**

At  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE} = 2MHz$ , unless otherwise noted.

|                                                                                                                                                                                                                                           |                                                                                                                                                                                            |                                                                       | ADS7842E                              |                               |          | ADS7842EI                | В                        | UNITS                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|-------------------------------|----------|--------------------------|--------------------------|--------------------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                                 | CONDITIONS                                                                                                                                                                                 | MIN                                                                   | ТҮР                                   | MAX                           | MIN      | ТҮР                      | MAX                      |                                                                                      |
| RESOLUTION                                                                                                                                                                                                                                |                                                                                                                                                                                            |                                                                       |                                       | 12                            |          |                          | *                        | Bits                                                                                 |
| ANALOG INPUT<br>Full-Scale Input Span<br>Capacitance<br>Leakage Current                                                                                                                                                                   |                                                                                                                                                                                            | 0                                                                     | 25<br>±1                              | V <sub>REF</sub>              | *        | * *                      | *                        | V<br>pF<br>μA                                                                        |
| SYSTEM PERFORMANCE<br>Resolution<br>No Missing Codes<br>Integral Linearity Error<br>Differential Linearity Error<br>Offset Error<br>Offset Error Match<br>Gain Error<br>Gain Error<br>Gain Error Match<br>Noise<br>Power Supply Rejection |                                                                                                                                                                                            | 12                                                                    | 12<br>±0.8<br>0.15<br>0.1<br>30<br>70 | ±2<br>±5<br>1.0<br>±4<br>1.0  | 12       | *<br>±0.5<br>*<br>*<br>* | ±1<br>±1<br>*<br>±3<br>* | Bits<br>Bits<br>LSB <sup>(1)</sup><br>LSB<br>LSB<br>LSB<br>LSB<br>LSB<br>MVrms<br>dB |
| SAMPLING DYNAMICS<br>Conversion Time<br>Acquisition Time<br>Throughput Rate<br>Multiplexer Settling Time<br>Aperture Delay<br>Aperture Jitter                                                                                             |                                                                                                                                                                                            | 3                                                                     | 500<br>30<br>100                      | 12<br>125                     | *        | *<br>*<br>*              | *                        | Clk Cycles<br>Clk Cycles<br>kHz<br>ns<br>ns<br>ps                                    |
| DYNAMIC CHARACTERISTICS<br>Total Harmonic Distortion <sup>(2)</sup><br>Signal-to-(Noise + Distortion)<br>Spurious Free Dynamic Range<br>Channel-to-Channel Isolation                                                                      | V <sub>IN</sub> = 2.5Vp-p at 10kHz<br>V <sub>IN</sub> = 2.5Vp-p at 50kHz | 68<br>72                                                              | -77<br>71<br>78<br>100                | -70                           | 70<br>76 | 79<br>72<br>80<br>*      | -74                      | dB<br>dB<br>dB<br>dB                                                                 |
| REFERENCE INPUT<br>Range<br>Resistance<br>Input Current                                                                                                                                                                                   | DCLK Static<br>f <sub>SAMPLE</sub> = 12.5kHz<br>DCLK Static                                                                                                                                | 0.1                                                                   | 5<br>13<br>2.5<br>0.001               | +V <sub>CC</sub><br>40<br>3   | *        | * * * *                  | * * *                    | V<br>GΩ<br>μΑ<br>μΑ<br>μΑ                                                            |
| DIGITAL INPUT/OUTPUT<br>Logic Family<br>Logic Levels<br>V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>OH</sub><br>V <sub>OL</sub><br>Data Format<br>External Clock                                                                         | $ I_{IH}  \le +5\mu A$<br>$ I_{IL}  \le +5\mu A$<br>$I_{OH} = -250\mu A$<br>$I_{OL} = 250\mu A$                                                                                            | +V <sub>CC</sub> • 0.7<br>-0.3<br>+V <sub>CC</sub> • 0.8<br>St<br>0.2 | CMOS                                  | 5.5<br>+0.8<br>0.4<br>ry<br>8 | * * *    | *                        | * * *                    | V<br>V<br>V<br>V<br>MHz                                                              |
| POWER SUPPLY REQUIREMENTS<br>+V <sub>CC</sub><br>Quiescent Current<br>Power Dissipation                                                                                                                                                   | Specified Performance<br>$f_{SAMPLE} = 12.5 kHz$<br>Power-Down Mode <sup>(3)</sup> , $\overline{CS} = +V_{CC}$                                                                             | 2.7                                                                   | 280<br>220                            | 3.6<br>650<br>3<br>1.8        | *        | *<br>*                   | * * * *                  | V<br>μA<br>μA<br>mW                                                                  |
| TEMPERATURE RANGE<br>Specified Performance                                                                                                                                                                                                |                                                                                                                                                                                            | -40                                                                   |                                       | +85                           | *        |                          | *                        | °C                                                                                   |

\* Same specifications as ADS7842E.

NOTE: (1) LSB means Least Significant Bit. With V<sub>REF</sub> equal to +2.5V, one LSB is 610mV. (2) First five harmonics of the test frequency. (3) Power-down mode at end of conversion when WR, CS, and BUSY conditions have all been met. Refer to Table I of this data sheet.

#### **PIN CONFIGURATION**



### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| +V <sub>CC</sub> to GND           | 0.3V to +6V    |
|-----------------------------------|----------------|
| Analog Inputs to GND              |                |
| Digital Inputs to GND             | 0.3V to +6V    |
| Power Dissipation                 | 250mW          |
| Maximum Junction Temperature      | +150°C         |
| Operating Temperature Range       | 40°C to +85°C  |
| Storage Temperature Range         | 65°C to +150°C |
| Lead Temperature (soldering, 10s) | +300°C         |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **PIN DESCRIPTIONS**

| PIN    | NAME             | DESCRIPTION                                                                                                                                                                                                                   |  |  |  |
|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1      | AINO             | Analog Input Channel 0                                                                                                                                                                                                        |  |  |  |
| 2      | AIN1             | Analog Input Channel 1                                                                                                                                                                                                        |  |  |  |
| 3      | AIN2             | Analog Input Channel 2                                                                                                                                                                                                        |  |  |  |
| 4      | AIN3             | Analog Input Channel 3                                                                                                                                                                                                        |  |  |  |
| 5      | $V_{REF}$        | Voltage Reference Input. See Specifications Tables for ranges.                                                                                                                                                                |  |  |  |
| 6      | AGND             | Analog Ground                                                                                                                                                                                                                 |  |  |  |
| 7      | DB11             | Data Bit 11 (MSB)                                                                                                                                                                                                             |  |  |  |
| 8      | DB10             | Data Bit 10                                                                                                                                                                                                                   |  |  |  |
| 9      | DB9              | Data Bit 9                                                                                                                                                                                                                    |  |  |  |
| 10     | DB8              | Data Bit 8                                                                                                                                                                                                                    |  |  |  |
| 11     | DB7              | Data Bit 7                                                                                                                                                                                                                    |  |  |  |
| 12     | DB6              | Data Bit 6                                                                                                                                                                                                                    |  |  |  |
| 13     | DB5              | Data Bit 5                                                                                                                                                                                                                    |  |  |  |
| 14     | DGND             | Digital Ground                                                                                                                                                                                                                |  |  |  |
| 15     | DB4              | Data Bit 4                                                                                                                                                                                                                    |  |  |  |
| 16     | DB3              | Data Bit 3                                                                                                                                                                                                                    |  |  |  |
| 17     | DB2              | Data Bit 2                                                                                                                                                                                                                    |  |  |  |
| 18     | DB1              | Data Bit 1                                                                                                                                                                                                                    |  |  |  |
| 19     | DB0              | Data Bit 0 (LSB)                                                                                                                                                                                                              |  |  |  |
| 20     | RD               | Read Input. Active LOW. Reads the data outputs in combination with $\overline{\text{CS}}$ .                                                                                                                                   |  |  |  |
| 21     | ĊŚ               | Chip Select Input. Active LOW. The combination of $\overline{CS}$ taken LOW and $\overline{WR}$ taken LOW initiates a new conversion and places the outputs in the tri-state mode.                                            |  |  |  |
| 22     | WR               | Write Input. Active LOW. Starts a new conversion<br>and selects an analog channel via address inputs A0<br>and A1, in combination with $\overline{CS}$ .                                                                      |  |  |  |
| 23     | BUSY             | BUSY goes LOW and stays LOW during a<br>conversion. BUSY rises when a conversion is<br>complete and enables the parallel outputs.                                                                                             |  |  |  |
| 24     | CLK              | External Clock Input. The clock speed determines the conversion rate by the equation $f_{CLK} = 16 \cdot f_{SAMPLE}$ .                                                                                                        |  |  |  |
| 25, 26 | A0, A1           | Address Inputs. Selects one of four analog input<br>channels in combination with $\overline{CS}$ and $\overline{WR}$ . The<br>address inputs are latched on the rising edge of<br>either $\overline{RD}$ or $\overline{WR}$ . |  |  |  |
|        |                  | A0 A1 Channel Selected                                                                                                                                                                                                        |  |  |  |
|        |                  | 0 0 AIN0                                                                                                                                                                                                                      |  |  |  |
|        |                  | 0 1 AIN1                                                                                                                                                                                                                      |  |  |  |
|        |                  | 1 0 AIN2                                                                                                                                                                                                                      |  |  |  |
|        |                  | 1 1 AIN3                                                                                                                                                                                                                      |  |  |  |
| 27     | V <sub>DIG</sub> | Digital Supply Input. Nominally +5V.                                                                                                                                                                                          |  |  |  |
| 28     | V <sub>ANA</sub> | Analog Supply Input. Nominally +5V.                                                                                                                                                                                           |  |  |  |
|        |                  |                                                                                                                                                                                                                               |  |  |  |

### PACKAGE/ORDERING INFORMATION

| PRODUCT                         | MINIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | SINAD<br>(dB) | SPECIFICATION<br>TEMPERATURE<br>RANGE      | PACKAGE                                | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | ORDERING<br>NUMBER <sup>(2)</sup>                    | TRANSPORT<br>MEDIA                               |
|---------------------------------|------------------------------------------|---------------|--------------------------------------------|----------------------------------------|---------------------------------------------|------------------------------------------------------|--------------------------------------------------|
| ADS7842E<br>"<br>ADS7842EB<br>" | +2<br>"<br>±1<br>"                       | 68<br>"<br>70 | -40°C to +85°C<br>"<br>-40°C to +85°C<br>" | 28-Lead SSOP<br>"<br>28-Lead SSOP<br>" | 324<br>"<br>324<br>"                        | ADS7842E<br>ADS7842E/1K<br>ADS7842EB<br>ADS7842EB/1K | Rails<br>Tape and Reel<br>Rails<br>Tape and Reel |

NOTES: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 1000 pieces of "ADS7842E/1K" will get a single 1000-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to Appendix B of Burr-Brown IC Data Book.

### **TYPICAL PERFORMANCE CURVES: +5V**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +5V$ ,  $V_{REF} = +5V$ ,  $f_{SAMPLE} = 200kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 3.2MHz$ , unless otherwise noted.





SIGNAL-TO-NOISE RATIO AND SIGNAL-TO-(NOISE+DISTORTION) vs INPUT FREQUENCY 74 SNR 73 SNR and SINAD (dB) 72 SINAD 71 70 69 68 1 10 100 Input Frequency (kHz)

SPURIOUS FREE DYNAMIC RANGE AND TOTAL HARMONIC DISTORTION vs INPUT FREQUENCY





CHANGE IN SIGNAL-TO-(NOISE+DISTORTION) vs TEMPERATURE

0.6



### **TYPICAL PERFORMANCE CURVES: +2.7V**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \cdot f_{SAMPLE} = 2MHz$ , unless otherwise noted.









SPURIOUS FREE DYNAMIC RANGE AND TOTAL HARMONIC DISTORTION vs INPUT FREQUENCY





### **TYPICAL PERFORMANCE CURVES: +2.7V (CONT)**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 2MHz$ , unless otherwise noted.













### **TYPICAL PERFORMANCE CURVES: +2.7V (CONT)**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 2MHz$ , unless otherwise noted.



### THEORY OF OPERATION

The ADS7842 is a classic successive approximation register (SAR) analog-to-digital (A/D) converter. The architecture is based on capacitive redistribution which inherently includes a sample/hold function. The converter is fabricated on a 0.6µs CMOS process.

The basic operation of the ADS7842 is shown in Figure 1. The device requires an external reference and an external clock. It operates from a single supply of 2.7V to 5.25V. The external reference can be any voltage between 100mV and  $+V_{CC}$ . The value of the reference voltage directly sets the input range of the converter. The average reference input current depends on the conversion rate of the ADS7842.

#### ANALOG INPUTS

The ADS7842 features four, single-ended inuts. The input current into each analog input depends on input voltage and sampling rate. Essentially, the current into the device must charge the internal hold capacitor during the sample period. After this capacitance has fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance to a 12-bit settling level within the same period, which can be as little as 350ns in some operating modes. While the converter is in the hold mode, or after the sampling capacitor has been fully charged, the input impedance of the analog input is greater than  $1G\Omega$ .

#### **EXTERNAL CLOCK**

The ADS7842 requires an external clock to run the conversion process. This clock can vary between 200kHz (12.5kHz throughput) and 3.2MHz (200kHz throughput). The duty cycle of the clock is unimportant as long as the minimum HIGH and LOW times are at least 50ns and the clock period is at least 125ns. The minimum clock frequency is set by the leakage on the capacitors internal to the ADS7842.

### **BASIC OPERATION**

Figure 1 shows the simple circuit required to operate the ADS7842 with Channel 0 selected. A conversion can be initiated by bringing the  $\overline{\text{WR}}$  pin (pin 22) LOW for a minimum of 25ns.  $\overline{\text{BUSY}}$  (pin 23) will output a LOW during the conversion process and rises only after the conversion is complete. The 12 bits of output data will be valid on pin 7-13 and 15-19 following the rising edge of  $\overline{\text{BUSY}}$ .



FIGURE 1. Basic Operation of the ADS7842.

#### STARTING A CONVERSION

A conversion is initiated on the rising edge of the WR input, with valid signals on A0, A1, and  $\overline{CS}$ . The ADS7842 will enter the conversion mode on the first rising edge of the external clock following the  $\overline{WR}$  pin going LOW. The ADS7842 will start the conversion on the 1st clock cycle. The MSB will be approximated by the Capacitive Digital-to-Analog Converter (CDAC) on the 1st clock cycle, the 2nd MSB on the 2nd cycle, and so on until the LSB has been decided on the 12th clock cycle. The BUSY output will go LOW 20ns after the falling edge of the  $\overline{WR}$  pin. The  $\overline{BUSY}$ output will return HIGH just after the ADS7842 has finished a conversion and the data will be valid on pins 7 - 19. The rising edge of BUSY can be used to latch the data. It is recommended that the data be read immediately after each conversion. The switching noise of the asynchronous data transfer can cause digital feedthrough degrading the converter's performance. See Figure 2.

#### **READING DATA**

Data from the ADS7842 will appear at pins 7 - 13 and 15 - 19. The MSB will output on pin 7 while the LSB will output on pin 19. The outputs are coded in Straight Binary (with  $0V = 000_H$  and  $V_{REF} = FFF_H$ , see Table IV). Following a conversion, the BUSY pin will go HIGH. After BUSY goes HIGH, the  $\overline{CS}$  and  $\overline{RD}$  pins may be brought LOW to enable the 12-bit output bus.  $\overline{CS}$  and  $\overline{RD}$  must be held LOW for at least 25ns seconds following BUSY HIGH. Data will be valid 25ns seconds after the falling edge of both  $\overline{CS}$  and  $\overline{RD}$ . The output data will remain valid for 25ns seconds following the rising edge of both  $\overline{CS}$  and  $\overline{RD}$ . See Figure 4 for the read cycle timing diagram.

#### **POWER-DOWN MODE**

The ADS7842 has two different power-down modes: sleep and nap. In the sleep mode, all analog and digital circuitry have been switched off. In the nap mode, the voltage reference remains on while all remaining circuitry is switched off. The simplest way to use the power-down mode is following a conversion. After a conversion has finished and BUSY has returned HIGH,  $\overline{CS}$  and  $\overline{RD}$  must be brought LOW for a minimum of 25ns. When  $\overline{CS}$  and  $\overline{RD}$  are both returned HIGH, the ADS7842 will enter the power-down mode on the rising edge of the  $\overline{RD}$  pin. Depending on the status of the A0 and A1 address pins, the ADS7842 will either enter the nap or sleep mode (refer to Table III and Figure 5 for more details).

The typical supply current of the ADS7842 with a 5V supply and a 500kHz sampling rate is 2.6mA. In the nap mode, the typical supply current is  $600\mu$ A. In the sleep mode, the current is reduced to  $10\mu$ A typically. In order to return the ADS7852 to normal operation following either power-down mode, the  $\overline{CS}$  and  $\overline{RD}$  pins must be toggled from HIGH to LOW a second time. On the second rising edge of  $\overline{RD}$ , the ADS7842 will exit the power-down mode and enter the sampling mode. See Figure 6.

| SYMBOL            | DESCRIPTION             | MIN | TYP | MAX | UNITS |
|-------------------|-------------------------|-----|-----|-----|-------|
| t <sub>CONV</sub> | Conversion Time         |     |     | 3.5 | μs    |
| t <sub>ACQ</sub>  | Acquisition Time        |     |     | 1.5 | μs    |
| t <sub>CKP</sub>  | Clock Period            | 300 |     |     | ns    |
| t <sub>CKL</sub>  | Clock LOW               | 150 |     |     | ns    |
| t <sub>CKH</sub>  | Clock HIGH              | 150 |     |     | ns    |
| t <sub>1</sub>    | CS to WR Setup Time     | 150 |     |     | ns    |
| t <sub>2</sub>    | Address to CS Hold Time | 0   |     |     | ns    |
| t <sub>3</sub>    | CS LOW                  | 25  |     |     | ns    |
| t <sub>4</sub>    | CLK to WR Setup Time    | 25  |     |     | ns    |
| t <sub>5</sub>    | CS to BUSY LOW          |     |     | 20  | ns    |
| t <sub>6</sub>    | CLK to WR LOW           | 5   |     |     | ns    |
| t <sub>7</sub>    | CLK to WR HIGH          | 25  |     |     | ns    |
| t <sub>8</sub>    | WR to CLK LOW           | 25  |     |     | ns    |
| t <sub>9</sub>    | Address Hold Time       | 5   |     |     | ns    |
| t <sub>10</sub>   | Address Setup Time      | 5   |     |     | ns    |
| t <sub>11</sub>   | BUSY to RD Delay        | 0   |     |     | ns    |
| t <sub>12</sub>   | CLK LOW to BUSY HIGH    | 10  |     |     | ns    |
| t <sub>13</sub>   | BUS Access              | 25  |     |     | ns    |
| t <sub>14</sub>   | BUS Relinquish          | 25  |     |     | ns    |
| t <sub>15</sub>   | Address to RD HIGH      | 2   |     |     | ns    |
| t <sub>16</sub>   | Address Hold Time       | 2   |     |     | ns    |
| t <sub>17</sub>   | RD HIGH to CLK LOW      | 50  |     |     | ns    |

TABLE I. Timing Specifications (+V<sub>CC</sub> = +2.7V to 3.6V, T<sub>A</sub> = -40°C to +85°C, C<sub>LOAD</sub> = 50pF).

| SYMBOL            | DESCRIPTION             | MIN | TYP | MAX | UNITS |
|-------------------|-------------------------|-----|-----|-----|-------|
| t <sub>CONV</sub> | Conversion Time         |     |     | 3.5 | μs    |
| t <sub>ACQ</sub>  | Acquisition Time        |     |     | 1.5 | μs    |
| t <sub>CKP</sub>  | Clock Period            | 300 |     |     | ns    |
| t <sub>CKL</sub>  | Clock LOW               | 150 |     |     | ns    |
| t <sub>CKH</sub>  | Clock HIGH              | 150 |     |     | ns    |
| t <sub>1</sub>    | CS to WR Setup Time     | 150 |     |     | ns    |
| t <sub>2</sub>    | Address to CS Hold Time | 0   |     |     | ns    |
| t <sub>3</sub>    | CS LOW                  | 25  |     |     | ns    |
| t <sub>4</sub>    | CLK to WR Setup Time    | 25  |     |     | ns    |
| t <sub>5</sub>    | CS to BUSY LOW          |     |     | 20  | ns    |
| t <sub>6</sub>    | CLK to WR LOW           | 5   |     |     | ns    |
| t <sub>7</sub>    | CLK to WR HIGH          | 25  |     |     | ns    |
| t <sub>8</sub>    | WR to CLK LOW           | 25  |     |     | ns    |
| t <sub>9</sub>    | Address Hold Time       | 5   |     |     | ns    |
| t <sub>10</sub>   | Address Setup Time      | 5   |     |     | ns    |
| t <sub>11</sub>   | BUSY to RD Delay        | 0   |     |     | ns    |
| t <sub>12</sub>   | CLK LOW to BUSY HIGH    | 10  |     |     | ns    |
| t <sub>13</sub>   | BUS Access              | 25  |     |     | ns    |
| t <sub>14</sub>   | BUS Relinquish          | 25  |     |     | ns    |
| t <sub>15</sub>   | Address to RD HIGH      | 2   |     |     | ns    |
| t <sub>16</sub>   | Address Hold Time       | 2   |     |     | ns    |
| t <sub>17</sub>   | RD HIGH to CLK LOW      | 50  |     |     | ns    |

TABLE II. Timing Specifications (+V<sub>CC</sub> = +4.75V to +5.25V,  $T_A = -40^{\circ}$ C to +85°C,  $C_{LOAD} = 50$ pF).

| CS           | RD | WR | BUSY | A0 | A1 | COMMENTS   |  |
|--------------|----|----|------|----|----|------------|--|
| 0            | Ł  | Х  | 1    | 1  | Х  | Sleep Mode |  |
| 0            | Ŧ  | х  | Х    | 0  | х  | Nap Mode   |  |
| . <b>F</b> m |    |    |      |    |    |            |  |

TABLE III. Truth Table for Sleep and Nap Modes.

|                             |              | DIGITAL OUTPUT<br>STRAIGHT BINARY |     |  |
|-----------------------------|--------------|-----------------------------------|-----|--|
| DESCRIPTION                 | ANALOG INPUT | BINARY CODE HEX COD               |     |  |
| Least Significant Bit (LSB) | 1.2207mV     |                                   |     |  |
| Full Scale                  | 4.99878V     | 1111 1111 1111                    | FFF |  |
| Midscale                    | 2.5V         | 1000 0000 0000                    | 800 |  |
| Midscale –1LSB              | 2.49878V     | 0111 1111 1111                    | 7FF |  |
| Zero Full Scale             | 0V           | 0000 0000 0000                    | 000 |  |

Table IV. Ideal Input Voltages and Output Codes.



FIGURE 2. Normal Operation, 16 Clocks per Conversion.



FIGURE 3. Initiating a Conversion.



FIGURE 4. Read Timing Following a Conversion.



FIGURE 5. Entering Power-Down Using  $\overline{RD}$  and A0.



FIGURE 6. Initiating Wake-Up Using  $\overline{RD}$  and A0.