## Speedfas＂Unity Gain Stable，Wideband VOLTAGE LIMITING AMPLIFIER

## FEATURES

－HIGH LINEARITY NEAR LIMITING
－FAST RECOVERY FROM OVERDRIVE： 2.4 ns
－LIMITING VOLTAGE ACCURACY：$\pm 15 \mathrm{mV}$
－－3dB BANDWIDTH（G＝＋1）：530MHz
－SLEW RATE：1000V／us
－$\pm 5 \mathrm{~V}$ AND 5 V SUPPLY OPERATION
－HIGH GAIN VERSION：OPA689

## DESCRIPTION

The OPA688 is a wideband，unity gain stable voltage feedback op amp that offers bipolar output voltage lim－ iting．Two buffered limiting voltages take control of the output when it attempts to drive beyond these limits． This new output limiting architecture holds the limiter offset error to $\pm 15 \mathrm{mV}$ ．The op amp operates linearly to within 30 mV of the output limit voltages．
The combination of narrow nonlinear range and low limiting offset allows the limiting voltages to be set within 100 mV of the desired linear output range．A fast 2.4 ns recovery from limiting ensures that overdrive sig－ nals will be transparent to the signal channel．Imple－ menting the limiting function at the output，as opposed to

## APPLICATIONS <br> －FAST LIMITING ADC INPUT BUFFER <br> －CCD PIXEL CLOCK STRIPPING <br> －VIDEO SYNC STRIPPING <br> －HF MIXER <br> －IF LIMITING AMPLIFIER <br> －AM SIGNAL GENERATION <br> －NON－LINEAR ANALOG SIGNAL PROCESSING <br> －COMPARATOR

the input，gives the specified limiting accuracy for any gain，and allows the OPA688 to be used in all standard op amp applications．

Non－linear analog signal processing will benefit from the OPA688＇s sharp transition from linear operation to output limiting．The quick recovery time supports high speed applications．
The OPA688 is available in an industry standard pinout in 8－pin PDIP and SO－8 packages．For higher gain，or transimpedance applications requiring output limiting with fast recovery，consider the OPA689．


## SPECIFICATIONS— $\mathbf{V}_{\mathbf{S}}= \pm 5 \mathrm{~V}$

$\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{~V}_{\mathrm{H}}=-\mathrm{V}_{\mathrm{L}}=2 \mathrm{~V}$ (Figure 1 for AC performance only), unless otherwise noted.

| PARAMETER | CONDITIONS | OPA688U, P |  |  |  |  |  | $\begin{gathered} \text { TEST } \\ \text { LEVEL(2) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP |  |  | RANTEED |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ +70^{\circ} \mathrm{C} \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | UNITS | MIN/ <br> MAX |  |
| AC PERFORMANCE (see Figure 1) Small Signal Bandwidth |  |  |  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{O}}<0.2 \mathrm{Vp}-\mathrm{p}$ |  |  |  |  |  |  |  |
|  | $G=+1, R_{F}=25 \Omega$ | 530 | - | - | - | MHz | Typ | C |
|  | $\mathrm{G}=+2$ | 260 | 150 | 140 | 135 | MHz | Min | B |
|  | $\mathrm{G}=-1$ | 230 | - | - | - | MHz | Typ | C |
| Gain-Bandwidth Product ( $\mathrm{G} \geq+5$ ) | $\mathrm{V}_{\mathrm{O}}<0.2 \mathrm{Vp}-\mathrm{p}$ | 290 | 175 | 170 | 160 | MHz | Min | B |
| Gain Peaking | $\mathrm{G}=+1, \mathrm{R}_{\mathrm{F}}=25 \Omega, \mathrm{~V}_{\mathrm{O}}<0.2 \mathrm{Vp}-\mathrm{p}$ | 11 | - | - | - | dB | Typ | C |
| 0.1dB Gain Flatness Bandwidth | $\mathrm{V}_{\mathrm{O}}<0.2 \mathrm{Vp}-\mathrm{p}$ | 50 | - | - | - | MHz | Typ | C |
| Large Signal Bandwidth | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{Vp}-\mathrm{p}, \mathrm{V}_{\mathrm{H}}=-\mathrm{V}_{\mathrm{L}}=2.5 \mathrm{~V}$ | 145 | 100 | 95 | 90 | MHz | Min | B |
| Step Response: |  |  |  |  |  |  |  |  |
| Slew Rate | 4 V Step, $\mathrm{V}_{\mathrm{H}}=-\mathrm{V}_{\mathrm{L}}=2.5 \mathrm{~V}$ | 1000 | 800 | 770 | 650 | V/us | Min | B |
| Rise/Fall Time | 0.2V Step | 1.2 | 2.6 | 2.7 | 3 | ns | Max | B |
| Settling Time: 0.05\% | 2V Step | 7 | - | - | - | ns | Typ | C |
| Spurious Free Dynamic Range | $\mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}$ | 66 | 62 | 58 | 53 | dB | Min | B |
| Differential Gain | NTSC, PAL, $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 0.02 | - | - | - | \% | Typ | C |
| Differential Phase | NTSC, PAL, $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 0.01 | - | - | - | 。 | Typ | C |
| Input Noise: |  |  |  |  |  |  |  |  |
| Voltage Noise Density | $\mathrm{f} \geq 1 \mathrm{MHz}$ | 6.3 | 7.2 | 7.8 | 8 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | Max | B |
| Current Noise Density | $\mathrm{f} \geq 1 \mathrm{MHz}$ | 2.0 | 2.5 | 2.9 | 3.6 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | Max | B |
| DC PERFORMANCE ( $\mathrm{V}_{\text {cM }}=0$ ) |  |  |  |  |  |  |  |  |
| Open Loop Voltage Gain ( $\mathrm{A}_{\mathrm{OL}}$ ) | $\mathrm{V}_{\mathrm{O}}= \pm 0.5 \mathrm{~V}$ | 54 | 48 | 46 | 45 | dB | Min | A |
| Input Offset Voltage |  | $\pm 2$ | $\pm 6$ | $\pm 7$ | $\pm 9$ | mV | Max | A |
| Average Drift |  | - | - | $\pm 14$ | $\pm 14$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | Max | B |
| Input Bias Current ${ }^{(3)}$ |  | +6 | $\pm 12$ | $\pm 13$ | $\pm 20$ | $\mu \mathrm{A}$ | Max | A |
| Average Drift |  | - | - | -60 | -90 | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ | Max | B |
| Input Offset Current |  | $\pm 0.3$ | $\pm 2$ | $\pm 3$ | $\pm 4$ | $\mu \mathrm{A}$ | Max | A |
| Average Drift |  | - | - | $\pm 10$ | $\pm 10$ | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ | Max | B |
| INPUT |  |  |  |  |  |  |  |  |
| Common-Mode Rejection Common-Mode Input Range ${ }^{(4)}$ | Input Referred, $\mathrm{V}_{\mathrm{CM}}= \pm 0.5 \mathrm{~V}$ | 57 | 50 | 49 | 47 | dB | Min | A |
| Common-Mode Input Range ${ }^{(4)}$ |  | $\pm 3.3$ | $\pm 3.2$ | $\pm 3.2$ | $\pm 3.1$ | V | Min | A |
| Input Impedance |  |  |  |  |  |  |  |  |
| Differential-Mode |  | $0.4\|\mid 1$ | - | - | - | $\mathrm{M} \Omega \\| \mathrm{pF}$ | Typ | C |
| Common-Mode |  | 1 \|| 1 | - | - | - | $\mathrm{M} \Omega \\| \mathrm{pF}$ | Typ | C |
| OUTPUT | $\mathrm{V}_{\mathrm{H}}=-\mathrm{V}_{\mathrm{L}}=4.3 \mathrm{~V}$ |  |  |  |  |  |  |  |
| Output Voltage Range | $\mathrm{R}_{\mathrm{L}} \geq 500 \Omega$ | $\pm 4.1$ | $\pm 3.9$ | $\pm 3.9$ | $\pm 3.8$ | V | Min | A |
| Current Output, Sourcing | $\mathrm{V}_{\mathrm{O}}=0$ | 105 | 90 | 85 | 80 | mA | Min | A |
|  | $\mathrm{V}_{\mathrm{O}}=0$ | -85 | -70 | -65 | -60 | mA | Min | A |
| Closed-Loop Output Impedance | $\mathrm{G}=+1, \mathrm{R}_{\mathrm{F}}=25 \Omega, \mathrm{f}<100 \mathrm{kHz}$ | 0.2 | - | - | - | $\Omega$ | Typ | C |
|  |  |  |  |  |  |  |  |  |
| POWER SUPPLY Operating Voltage, Specified |  | $\pm 5$ | - | - | - | V | Typ | C |
| Maximum |  | - | $\pm 6$ | $\pm 6$ | $\pm 6$ | V | Max | C |
| Quiescent Current, Maximum |  | 15.8 | 17 | 19 | 20 | mA | Max | A |
|  |  | 15.8 | 14 | 12.8 | 11 | mA | Min | A |
| Power Supply Rejection Ratio +PSR (Input Referred) | $+\mathrm{V}_{\mathrm{S}}=4.5 \mathrm{~V}$ to 5.5 V | 65 | 58 | 57 | 55 | dB | Min | A |
| OUTPUT VOLTAGE LIMITERS <br> Default Limit Voltage <br> Minimum Limiter Separation $\left(\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}\right)$ <br> Maximum Limit Voltage <br> Limiter Input Bias Current Magnitude (5) <br> Maximum <br> Minimum <br> Average Drift | Pins 5 and 8 |  |  |  |  |  |  |  |
|  | Limiter Pins Open | $\pm 3.3$ | $\pm 3.0$ | $\pm 3.0$ | $\pm 2.9$ | V | Min | A |
|  |  | 200 | 200 | 200 | 200 | mV | Min | B |
|  |  | - | $\pm 4.3$ | $\pm 4.3$ | $\pm 4.3$ | V | Max | B |
|  | $\mathrm{V}_{\mathrm{O}}=0$ |  |  |  |  |  |  |  |
|  |  | 54 | 61 | 64 | 66 | $\mu \mathrm{A}$ | Max | A |
|  |  | 54 | 44 | 43 | 41 | $\mu \mathrm{A}$ | Min | A |
|  |  | - | - | 40 | 45 | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ | Max | B |
| Limiter Input Impedance |  | 2 \|| 1 | - | - | - | $\mathrm{M} \Omega \\| \mathrm{pF}$ | Typ | C |
| Limiter Feedthrough ${ }^{(6)}$ | $\mathrm{f}=5 \mathrm{MHz}$ | -60 | - | - | - | dB | Typ | C |
| DC Performance in Limit ModeLimiter Offset | $\mathrm{V}_{\mathrm{IN}}= \pm 2 \mathrm{~V}$ |  |  |  |  |  |  |  |
|  | $\left(\mathrm{V}_{\mathrm{O}}-\mathrm{V}_{\mathrm{H}}\right)$ or $\left(\mathrm{V}_{\mathrm{O}}-\mathrm{V}_{\mathrm{L}}\right)$ | $\pm 15$ | $\pm 35$ | $\pm 40$ | $\pm 40$ | mV | Max | A |
| AC Performance in Limit Mode |  | 3 | - | - | - | $\mu \mathrm{A}$ | Typ | C |
|  |  |  |  |  |  |  |  |  |
| Limiter Small Signal BandwidthLimiter Slew Rate ${ }^{(7)}$ | $\mathrm{V}_{\mathrm{IN}}= \pm 2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}<0.02 \mathrm{Vp}-\mathrm{p}$ | 450 | - | - | - | MHz | Typ | C |
|  |  | 100 | - | - | - | V/us | Typ | C |
|  | 2x Overdrive |  |  |  |  |  |  |  |
| Limited Step ResponseOvershootRecovery Time | $\mathrm{V}_{1 \mathrm{~N}}=0$ to $\pm 2 \mathrm{~V}$ Step | 250 | - | - | - | mV | Typ | C |
|  | $\mathrm{V}_{\text {IN }}= \pm 2 \mathrm{~V}$ to 0 V Step | 2.4 | 2.8 | 3.0 | 3.2 | ns | Max | B |
| Recovery Time Linearity Guardband ${ }^{(8)}$ | $\mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}$ | 30 | - | - | - | mV | Typ | C |

## SPECIFICATIONS— $\mathbf{V}_{\mathbf{S}}= \pm 5 \mathrm{~V}$ (CONT)

$G=+2, R_{L}=500 \Omega, R_{F}=402 \Omega, V_{H}=-V_{L}=2 V$ (Figure 1 for AC performance only), unless otherwise noted.

| PARAMETER | CONDITIONS | OPA688U, P |  |  |  |  |  | $\begin{array}{c\|c} \hline \text { TEST } \\ \text { LEVEL(2) } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | GUARANTEED ${ }^{(1)}$ |  |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
| THERMAL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Temperature Range | Specification: P, U | -40 to +85 | - | - | - | ${ }^{\circ} \mathrm{C}$ | Typ | C |
| Thermal Resistance P $\quad 8$-Pin DIP | Junction-to-Ambient | 100 | - | - | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | Typ | C |
| U 8-Pin SO-8 |  | 125 | - | - | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | Typ | C |

NOTES: (1) Junction Temperature = Ambient Temperature for low temperature limit and $25^{\circ} \mathrm{C}$ guaranteed specifications. Junction Temperature $=$ Ambient Temperature $+23^{\circ} \mathrm{C}$ at high temperature limit guaranteed specifications. (2) TEST LEVELS: (A) $100 \%$ tested at $25^{\circ} \mathrm{C}$. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value for information only. (3) Current is considered positive out of node. (4) CMIR tested as < 3dB degradation from minimum CMRR at specified limits. (5) $I_{V H}\left(V_{H}\right.$ bias current) is positive, and $I_{V L}\left(V_{L}\right.$ bias current) is negative, under these conditions. See Note 3 , Figure 1 and Figure 8. (6) Limiter feedthrough is the ratio of the output magnitude to the sinewave added to $\mathrm{V}_{\mathrm{H}}$ (or $\mathrm{V}_{\mathrm{L}}$ ) when $\mathrm{V}_{\mathbb{I N}}=0$. (7) $\mathrm{V}_{\mathrm{H}}$ slew rate conditions are: $\mathrm{V}_{\mathrm{IN}}=+2 \mathrm{~V}, \mathrm{G}=+2, \mathrm{~V}_{\mathrm{L}}=-2 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=$ step between 2 V and 0 V . $\mathrm{V}_{\mathrm{L}}$ slew rate conditions are similar. (8) Linearity Guardband is defined for an output sinusoid ( $\mathrm{f}=5 \mathrm{MHz}$, $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}_{\mathrm{DC}} \pm 1 \mathrm{Vp}-\mathrm{p}$ ) centered between the limiter levels ( $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ ). It is the difference between the limiter level and the peak output voltage where SFDR decreases by 3 dB (see Figure 8).

## SPECIFICATIONS— $\mathrm{V}_{\mathrm{S}}=\mathbf{+ 5 V}$

$\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=500 \Omega$ tied to $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{CM}}-1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CM}}+1.2 \mathrm{~V}$ (Figure 2 for AC performance only), unless otherwise noted.

| PARAMETER | CONDITIONS | OPA688U, P |  |  |  |  |  | $\begin{array}{\|c\|} \hline \text { TEST } \\ \text { LEVEL } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | GUARANTEED ${ }^{(1)}$ |  |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ | UNITS | MIN/ MAX |  |
| AC PERFORMANCE (see Figure 2) Small Signal Bandwidth |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
|  | $\mathrm{G}=+1, \mathrm{R}_{\mathrm{F}}=25 \Omega$ | 515 | - | - | - | MHz | Typ | C |
|  | $\mathrm{G}=+2$ | 240 | 110 | 105 | 100 | MHz | Min | B |
|  | $\mathrm{G}=-1$ | 190 | - | - | - | MHz | Typ | C |
| Gain-Bandwidth Product ( $\mathrm{G} \geq+5$ ) | $\mathrm{V}_{\mathrm{O}}<0.2 \mathrm{Vp}$-p | 275 | 130 | 125 | 120 | MHz | Min | B |
| Gain Peaking | $\mathrm{G}=+1, \mathrm{R}_{\mathrm{F}}=25 \Omega, \mathrm{~V}_{\mathrm{O}}<0.2 \mathrm{Vp}-\mathrm{p}$ | 10 | - | - | - | dB | Typ | C |
| 0.1 dB Gain Flatness Bandwidth | $\mathrm{V}_{\mathrm{O}}<0.2 \mathrm{Vp}-\mathrm{p}$ | 50 | - | - | - | MHz | Typ | C |
| Large Signal Bandwidth | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}$ | 240 | 110 | 105 | 100 | MHz | Min | B |
| Step Response: |  |  |  |  |  |  |  |  |
| Slew Rate | 2 V Step | 1000 | 800 | 770 | 650 | V/us | Min | B |
| Rise/Fall Time | 0.2V Step | 2.3 | 2.6 | 2.7 | 3 | ns | Max | B |
| Settling Time: 0.05\% | 1V Step | 12 | - | - | - | ns | Typ | C |
| Spurious Free Dynamic Range | $f=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}$ | 64 | 60 | 56 | 51 | dB | Min | B |
| Input Noise: |  |  |  |  |  |  |  |  |
| Voltage Noise Density | $\mathrm{f} \geq 1 \mathrm{MHz}$ | 6.3 | 7.2 | 7.8 | 8 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | Max | B |
| Current Noise Density | $\mathrm{f} \geq 1 \mathrm{MHz}$ | 2.0 | 2.5 | 2.9 | 3.6 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | Max | B |
| DC PERFORMANCE | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ |  |  |  |  |  |  |  |
| Open Loop Voltage Gain ( $\mathrm{A}_{\text {LL }}$ ) | $\mathrm{V}_{\mathrm{O}}= \pm 0.5 \mathrm{~V}$ | 54 | 48 | 46 | 45 | dB | Min | A |
| Input Offset Voltage |  | $\pm 2$ | $\pm 6$ | $\pm 7$ | $\pm 9$ | mV | Max | A |
| Average Drift |  | - | - | $\pm 14$ | $\pm 14$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | Max | B |
| Input Bias Current ${ }^{(3)}$ |  | +6 | $\pm 12$ | $\pm 13$ | $\pm 20$ | $\mu \mathrm{A}$ | Max | A |
| Average Drift |  | - | - | -60 | -90 | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ | Max | B |
| Input Offset Current |  | $\pm 0.3$ | $\pm 2$ | $\pm 3$ | $\pm 4$ | $\mu \mathrm{A}$ | Max | A |
| Average Drift |  | - | - | $\pm 10$ | $\pm 10$ | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ | Max | B |

## SPECIFICATIONS— $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ (CONT)

$\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=500 \Omega$ tied to $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{~V}_{\mathrm{L}}=-1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=+1.2 \mathrm{~V}$ (Figure 2 for AC performance only), unless otherwise noted.

| PARAMETER | CONDITIONS | OPA688U, P |  |  |  |  |  | $\begin{array}{\|c\|} \hline \text { TEST } \\ \text { LEVEL(2) } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | GUARANTEED ${ }^{(1)}$ |  |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
| INPUT <br> Common-Mode Rejection Common-Mode Input Range ${ }^{(4)}$ Input Impedance Differential-Mode Common-Mode | Input Referred, $\mathrm{V}_{\mathrm{CM}}= \pm 0.5 \mathrm{~V}$ | $\begin{gathered} 55 \\ \mathrm{~V}_{\mathrm{CM}} \pm 0.8 \\ 0.4 \\| 1 \\ 1 \\| 1 \end{gathered}$ | $\begin{gathered} 48 \\ \mathrm{~V}_{\mathrm{CM}} \pm 0.7 \end{gathered}$ | $\begin{gathered} 47 \\ \mathrm{~V}_{\mathrm{CM}} \pm 0.7 \end{gathered}$ | $\begin{gathered} 45 \\ \mathrm{~V}_{\mathrm{CM}} \pm 0.6 \end{gathered}$ | dB <br> V <br> $\mathrm{M} \Omega \\| \mathrm{pF}$ $\mathrm{M} \Omega \\| \mathrm{pF}$ | Min <br> Min <br> Typ <br> Typ | $\begin{aligned} & \text { A } \\ & \text { A } \\ & \text { C } \\ & \text { C } \end{aligned}$ |
| OUTPUT <br> Output Voltage Range Current Output, Sourcing Sinking Closed-Loop Output Impedance | $\begin{gathered} \mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CM}}+1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}==\mathrm{V}_{\mathrm{CM}}-1.8 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}} \geq 500 \Omega \\ \mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V} \\ \mathrm{G}=+1, \mathrm{R}_{\mathrm{F}}=25 \Omega, \quad \mathrm{f}<100 \mathrm{kHz} \end{gathered}$ | $\begin{array}{\|c} \mathrm{V}_{\mathrm{CM}} \pm 1.6 \\ 70 \\ -60 \\ 0.2 \end{array}$ | $\begin{array}{\|c} \mathrm{V}_{\mathrm{CM}} \pm 1.4 \\ 60 \\ -50 \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CM}} \pm 1.4 \\ 55 \\ -45 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CM}} \pm 1.3 \\ 50 \\ -40 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ | Min <br> Min <br> Min <br> Typ | $\begin{aligned} & \text { A } \\ & \text { A } \\ & \text { A } \\ & \text { C } \end{aligned}$ |
| POWER SUPPLY <br> Operating Voltage, Specified Maximum <br> Quiescent Current, Maximum <br> Minimum <br> Power Supply Rejection Ratio +PSR (Input Referred) | Single Supply Operation $\mathrm{V}_{\mathrm{S}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}$ | $\begin{aligned} & +5 \\ & - \\ & 13 \\ & 13 \\ & 65 \end{aligned}$ | $\begin{gathered} - \\ +12 \\ 15 \\ 11 \end{gathered}$ | $\begin{gathered} - \\ +12 \\ 15 \\ 10 \end{gathered}$ | $\begin{gathered} -12 \\ +12 \\ 16 \\ 9 \end{gathered}$ | V <br> V <br> mA <br> mA <br> dB | Typ <br> Max <br> Max <br> Min <br> Typ | $\begin{aligned} & \text { C } \\ & \text { A } \\ & \text { A } \\ & \text { A } \end{aligned}$ C |
| OUTPUT VOLTAGE LIMITERS <br> Default Limiter Voltage <br> Minimum Limiter Separation $\left(\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}\right)$ <br> Maximum Limit Voltage <br> Limiter Input Bias Current Magnitude(5) <br> Maximum <br> Minimum <br> Average Drift <br> Limiter Input Impedance <br> Limiter Feedthrough ${ }^{(6)}$ <br> DC Performance in Limit Mode <br> Limiter Voltage Accuracy <br> Op Amp Bias Current Shift ${ }^{(3)}$ <br> AC Performance in Limit Mode Limiter Small Signal Bandwidth Limiter Slew Rate ${ }^{(7)}$ <br> Limited Step Response <br> Overshoot <br> Recovery Time <br> Linearity Guardband ${ }^{(8)}$ | Pins 5 and 8 Limiter Pins Open $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ $f=5 \mathrm{MHz}$ $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CM}} \pm 1.2 \mathrm{~V}$ $\left(\mathrm{V}_{\mathrm{O}}-\mathrm{V}_{\mathrm{H}}\right) \text { or }\left(\mathrm{V}_{\mathrm{O}}-\mathrm{V}_{\mathrm{L}}\right)$ $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CM}} \pm 1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}<0.02 \mathrm{Vp}-\mathrm{p}$ <br> 2x Overdrive $\begin{gathered} V_{I N}=V_{C M} \text { to } V_{C M} \pm 1.2 \mathrm{~V} \text { Step } \\ V_{I N}=V_{C M} \pm 1.2 V \text { to } V_{C M} \text { Step } \\ f=5 M H z, V_{O}=2 V p-p \end{gathered}$ | $\mathrm{V}_{\mathrm{CM}} \pm 0.9$ 200 - 35 35 - $2 \\| 1$ -60 $\pm 15$ 5 300 20 55 15 30 | $\begin{gathered} \mathrm{V}_{\mathrm{CM}} \pm 0.6 \\ 200 \\ \mathrm{~V}_{\mathrm{CM}} \pm 1.8 \end{gathered}$ <br> 60 <br> 0 <br> - <br> - <br> $\pm 35$ $\qquad$ | $\begin{gathered} \mathrm{V}_{\mathrm{CM}} \pm 0.6 \\ 200 \\ \mathrm{~V}_{\mathrm{CM}} \pm 1.8 \\ 70 \\ 0 \\ 30 \\ - \\ - \\ \pm 40 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CM}} \pm 0.6 \\ 200 \\ \mathrm{~V}_{\mathrm{CM}} \pm 1.8 \\ 80 \\ 0 \\ 50 \\ - \\ - \\ \pm 40 \end{gathered}$ | $V$ mV V $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ $\mathrm{M} \Omega \\| \mathrm{pF}$ dB mV $\mu \mathrm{A}$ MHz $\mathrm{V} / \mu \mathrm{s}$ mV ns mV | Min <br> Min <br> Max <br> Max <br> Min <br> Max <br> Typ <br> Typ <br> Max <br> Typ <br> Typ <br> Typ <br> Typ <br> Max <br> Max | A <br> B <br> B <br> A <br> A <br> B <br> C <br> C <br> A <br> C <br> C <br> C <br> C <br> C <br> C |
| THERMAL CHARACTERISTICS <br> Temperature Range <br> Thermal Resistance <br> P 8-Pin DIP <br> U 8-Pin SO-8 | Specification: P, U Junction-to-Ambient | $\begin{gathered} -40 \text { to }+85 \\ 100 \\ 125 \\ \hline \end{gathered}$ | - | - | - | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ \hline \end{gathered}$ | $\begin{aligned} & \text { Typ } \\ & \text { Typ } \\ & \text { Typ } \end{aligned}$ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \end{aligned}$ |

NOTES: (1) Junction Temperature $=$ Ambient Temperature for low temperature limit and $25^{\circ} \mathrm{C}$ guaranteed specifications. Junction Temperature $=$ Ambient Temperature $+23^{\circ} \mathrm{C}$ at high temperature limit guaranteed specifications. (2) TEST LEVELS: (A) $100 \%$ tested at $25^{\circ} \mathrm{C}$. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value for information only. (3) Current is considered positive out of node. (4) CMIR tested as < 3dB degradation from minimum CMRR at specified limits. (5) $\mathrm{I}_{\mathrm{VH}}$ ( $\mathrm{V}_{\mathrm{H}}$ bias current) is negative, and $\mathrm{I}_{\mathrm{VL}}$ ( $\mathrm{V}_{\mathrm{L}}$ bias current) is positive, under these conditions. See Note 3, Figures 2, and Figure 8. (6) Limiter feedthrough is the ratio of the output magnitude to the sinewave added to $V_{H}$ (or $V_{L}$ ) when $V_{I N}=0$. (7) $V_{H}$ slew rate conditions are: $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CM}}+0.4 \mathrm{~V}, \mathrm{G}=+2, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{CM}}-1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=$ step between $\mathrm{V}_{\mathrm{CM}}+1.2 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CM}}$. $\mathrm{V}_{\mathrm{L}}$ slew rate conditions are similar. (8) Linearity Guardband is defined for an output sinusoid ( $f=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CM}} \pm 1 \mathrm{Vp}-\mathrm{p}$ ) centered between the limiter levels $\left(\mathrm{V}_{H}\right.$ and $\left.\mathrm{V}_{\mathrm{L}}\right)$. It is the difference between the limiter level and the peak output voltage where SFDR decreases by 3dB (see Figure 8).

## ABSOLUTE MAXIMUM RATINGS



## PIN CONFIGURATION



## ELECTROSTATIC DISCHARGE SENSITIVITY

Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. Burr-Brown Corporation recommends that all integrated circuits be handled and stored using appropriate ESD protection methods.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

## PACKAGE/ORDERING INFORMATION

| PRODUCT | PACKAGE | PACKAGE DRAWING NUMBER ${ }^{(1)}$ | SPECIFIED TEMPERATURE RANGE | PACKAGE MARKING | ORDERING NUMBER ${ }^{(2)}$ | TRANSPORT MEDIA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA688P | 8-Pin Plastic DIP | 006 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | OPA688P | OPA688P | Rails |
| OPA688U | SO-8 Surface Mount | $\begin{gathered} 182 \\ " \end{gathered}$ | $-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ | $\begin{gathered} \text { OPA688U } \\ \hline \end{gathered}$ | $\begin{gathered} \text { OPA688U } \\ \text { OPA688U/2K5 } \end{gathered}$ | Rails Rails |

NOTES: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of OPA688U/2K5" will get a single 2500-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to Appendix B of Burr-Brown IC Data Book.

## TYPICAL PERFORMANCE CURVES $-\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$

$\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{~V}_{\mathrm{H}}=-\mathrm{V}_{\mathrm{L}}=2 \mathrm{~V}$ (Figure 1 for AC performance only), unless otherwise noted.






## TYPICAL PERFORMANCE CURVES— $V_{S}= \pm 5 \mathrm{~V}$ (CONT)

$G=+2, R_{L}=500 \Omega, R_{F}=402 \Omega, V_{H}=-V_{L}=2 V$ (Figure 1 for AC performance only), unless otherwise noted.







## TYPICAL PERFORMANCE CURVES— $V_{S}= \pm 5 \mathrm{~V}$ (CONT)

$G=+2, R_{L}=500 \Omega, R_{F}=402 \Omega, V_{H}=-V_{L}=2 V$ (Figure 1 for $A C$ performance only), unless otherwise noted.





## TYPICAL PERFORMANCE CURVES— $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (CONT)

$G=+2, R_{L}=500 \Omega, R_{F}=402 \Omega, V_{H}=-V_{L}=2 V$ (Figure 1 for $A C$ performance only), unless otherwise noted.


## TYPICAL PERFORMANCE CURVES— $\mathbf{V}_{\mathbf{S}}=+5 \mathrm{~V}$

$\mathrm{G}=+2, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{R}_{\mathrm{L}}=500 \Omega$ tied to $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{CM}}-1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CM}}+1.2 \mathrm{~V}$, (Figure 2 for AC performance only), unless otherwise noted.







## TYPICAL APPLICATIONS

## DUAL SUPPLY, NON-INVERTING AMPLIFIER

Figure 1 shows a non-inverting gain amplifier for dual supply operation. This circuit was used for AC characterization of the OPA688, with a $50 \Omega$ source, which it matches, and a $500 \Omega$ load. The power supply bypass capacitors are shown explicitly in Figures 1 and 2, but will be assumed in the other figures. The limiter voltages $\left(\mathrm{V}_{\mathrm{H}}\right.$ and $\left.\mathrm{V}_{\mathrm{L}}\right)$ and their bias currents ( $\mathrm{I}_{\mathrm{VH}}$ and $\mathrm{I}_{\mathrm{VL}}$ ) have the polarities shown.

## SINGLE SUPPLY, NON-INVERTING AMPLIFIER

Figure 2 shows an AC coupled, non-inverting gain amplifier for single supply operation. This circuit was used for AC characterization of the OPA688, with a $50 \Omega$ source, which
it matches, and a $500 \Omega$ load. The power supply bypass capacitors are shown explicitly in Figures 1 and 2, but will be assumed in the other figures. The limiter voltages $\left(\mathrm{V}_{\mathrm{H}}\right.$ and $\mathrm{V}_{\mathrm{L}}$ ) and their bias currents ( $\mathrm{I}_{\mathrm{VH}}$ and $\mathrm{I}_{\mathrm{VL}}$ ) have the polarities shown. Notice that the single supply circuit can use 3 resistors to set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$, where the dual supply circuit usually uses 4 to reference the limit voltages to ground.

## LIMITED OUTPUT, ADC INPUT DRIVER

Figure 3 shows a simple ADC driver that operates on single supply, and gives excellent distortion performance. The limit voltages track the input range of the converter, completely protecting against input overdrive.


FIGURE 2. AC-Coupled, Single Supply Amplifier.

FIGURE 1. DC-Coupled, Dual Supply Amplifier.



The recommended component values are:

$$
\begin{array}{ll}
\mathrm{R}_{1}=\mathrm{R}_{2}=210 \Omega & \mathrm{R}_{3}=\mathrm{R}_{4}=402 \Omega \\
\mathrm{R}_{5}=24.9 \Omega & \mathrm{R}_{6}=536 \Omega \\
\mathrm{R}_{7}=\mathrm{R}_{8}=402 \Omega & \mathrm{R}_{9}=698 \Omega \\
\mathrm{C}_{3}=100 \mathrm{pF} & \\
\mathrm{C}_{1}=\mathrm{C}_{2}=\mathrm{C}_{4}=\mathrm{C}_{5}=\mathrm{C}_{6}=0.1 \mu \mathrm{~F}
\end{array}
$$

## PRECISION HALF WAVE RECTIFIER

Figure 4 shows a half wave rectifier with outstanding precision and speed. $\mathrm{V}_{\mathrm{H}}$ (pin 8) will default to a voltage between 3.1 and 3.8 V if left open, while the negative limit is set to ground.


FIGURE 4. Precision Half Wave Rectifier.

## VERY HIGH SPEED SCHMITT TRIGGER

Figure 5 shows a very high speed Schmitt trigger. The output levels are precisely defined, and the switching time is exceptional. The output voltage swings between $\pm 2 \mathrm{~V}$.

## UNITY-GAIN BUFFER

Figure 6 shows a unity-gain voltage buffer using the OPA688. The feedback resistor $\left(\mathrm{R}_{\mathrm{F}}\right)$ isolates the output from any board inductance between pins 2 and 6 . We recommend that $R_{F} \geq$ $24.9 \Omega$ for unity-gain buffer applications. $\mathrm{R}_{\mathrm{C}}$ is an optional compensation resistor that may reduce the peaking typically seen at $G=+1$. Choosing $R_{C}=R_{S}+R_{F}$ gives a unity gain buffer with approximately the $G=+2$ frequency response.

## DC RESTORER

Figure 7 shows a DC restorer using the OPA688 and OPA660. The OPA660's OTA amplifier is used as a current conveyor (CCII) in this circuit, with a current gain of 1.0. When $\mathrm{V}_{\mathrm{O}}$ tries to go below ground, CCII charges $\mathrm{C}_{1}$ through $\mathrm{D}_{1}$, which restores the output back to ground. $\mathrm{D}_{1}$ adds a propagation delay to the restoration process, which then has an exponential decay with time constant $\mathrm{R}_{1} \mathrm{C}_{1} / \mathrm{G}(\mathrm{G}=+2=$ the OPA688 gain). When the signal is above ground, it decays to ground with a time constant of $\mathrm{R}_{2} \mathrm{C}_{1}$. The OPA688 output recovers very quickly from overdrive.


FIGURE 5. Very High Speed Schmitt Trigger.


FIGURE 6. Unity-Gain Buffer.


FIGURE 7. DC Restorer.

## DESIGN-IN TOOLS

## APPLICATIONS SUPPORT

The Burr-Brown Applications Department is available for design assistance at 1-800-548-6132 (US/Canada only). The Burr-Brown Internet web page (http://www.burr-brown.com) has the latest data sheets and other design aids.

## DEMONSTRATION BOARDS

Two PC boards will be available to assist in the initial evaluation of circuit performance of the OPA688 in both package styles. These are available as an unpopulated PCB with descriptive documentation. See the demonstration board literature for more information. The summary information for these boards is shown below:

| DEMONSTRATION <br> BOARD | PACKAGE | PRODUCT | LITERATURE <br> REQUEST <br> NUMBER |
| :---: | :---: | :---: | :---: |
| DEM-OPA68xP <br> DEM-OPA68xU | 8-Pin DIP <br> SO-8 | OPA68xP | MKT-350 |
| OPA68xU | MKT-351 |  |  |

Contact the Burr-Brown Application Department for availability of these boards.

## SPICE MODELS

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for high speed active devices, like the OPA688, where parasitic capacitance and inductance can have a major effect on frequency response.
SPICE models will be available through the Burr-Brown web page, or on a disk (call our Application Department). These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion or differential gain and phase characteristics. These models do not distinguish between the AC performance of different package types.

## OPERATING INFORMATION

## THEORY OF OPERATION

The OPA688 is a voltage feedback op amp that is unity-gain stable. The output voltage is limited to a range set by the voltage on the limiter pins (5 and 8). When the input tries to overdrive the output, the limiters take control of the output buffer. This avoids saturating any part of the signal path, giving quick overdrive recovery and excellent limiter accuracy at any signal gain.

The limiters have a very sharp transition from the linear region of operation to output limiting. This allows the limiter voltages to be set very near $(<100 \mathrm{mV})$ the desired signal range. The distortion performance is also very good near the limiter voltages.

## CIRCUIT LAYOUT

Achieving optimum performance with the high frequency OPA688 requires careful attention to layout design and component selection. Recommended PCB layout techniques and component selection criteria are:
a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Open a window in the ground and power planes around the signal I/O pins, and leave the ground and power planes unbroken elsewhere.
b) Provide a high quality power supply. Use linear regulators and power planes to provide power to the supply pins. Place high frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors < $0.2^{\prime \prime}$ away from the power pins. Use wide, short traces to connect to these capacitors to the ground and power planes. Also use larger $(2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F})$ high frequency decoupling capacitors to bypass lower frequencies. They may be somewhat further from the device, and be shared among several adjacent devices.
c) Place external components close to the OPA688. This minimizes inductance, ground loops, transmission line effects and propagation delay problems. Be extra careful with the feedback $\left(\mathrm{R}_{\mathrm{F}}\right)$, input and output resistors.
d) Use high frequency components to minimize parasitic elements. Resistors should be a very low reactance type. Surface mount resistors work best and allow a tighter layout. Metal film or carbon composition axially-leaded resistors can also provide good performance when their leads are as short as possible. Never use wirewound resistors for high frequency applications. Remember that most potentiometers have large parasitic capacitances and inductances.

Multilayer ceramic chip capacitors work best and take up little space. Monolithic ceramic capacitors also work very well. Use RF type capacitors with low ESR and ESL. The large power pin bypass capacitors $(2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F})$ should be tantalum for better high frequency and pulse performance.
e) Choose low resistor values to minimize the time constant set by the resistor and its parasitic parallel capacitance. Good metal film or surface mount resistors have approximately 0.2 pF parasitic parallel capacitance. For resistors $>1.5 \mathrm{k} \Omega$, this adds a pole and/or zero below 500 MHz .
Make sure that the output loading is not too heavy. The recommended $402 \Omega$ feedback resistor is a good starting point in your design.
f) Use short direct traces to other wideband devices on the board. Short traces act as a lumped capacitive load. Wide traces ( 50 to 100 mils) should be used. Estimate the total capacitive load at the output, and use the series isolation resistor recommended in the $R_{S}$ vs Capacitive Load plot. Parasitic loads $<2 \mathrm{pF}$ may not need the isolation resistor.
g) When long traces are necessary, use transmission line design techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50 \Omega$ transmission line is not required on board-a higher characteristic impedance will help reduce output loading. Use a matching series resistor at the output of the op amp to drive a transmission line, and a matched load resistor at the other end to make the line appear as a resistor. If the 6 dB of attenuation that the matched load produces is not acceptable, and the line is not too long, use the series resistor at the source only. This will isolate the source from the reactive load presented by the line, but the frequency response will be degraded.

Multiple destination devices are best handled as separate transmission lines, each with its own series source and shunt load terminations. Any parasitic impedances acting on the terminating resistors will alter the transmission line match, and can cause unwanted signal reflections and reactive loading.
h) Do not use sockets for high speed parts like the OPA688. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network. Best results are obtained by soldering the part onto the board. If socketing for DIP prototypes is desired, high frequency flush mount pins (e.g., McKenzie Technology \#710C) can give good results.

## POWER SUPPLIES

The OPA688 is nominally specified for operation using either $\pm 5 \mathrm{~V}$ supplies or a single +5 V supply. The maximum specified total supply voltage of 12 V allows reasonable tolerances on the supplies. Higher supply voltages can break down internal junctions, possibly leading to catastrophic failure. Single supply operation is possible as long as common mode voltage constraints are observed. The common mode input and output voltage specifications can be interpreted as a required headroom to the supply voltage. Observing this input and output headroom requirement will allow design of non-standard or single supply operation circuits. Figure 2 shows one approach to single-supply operation.

## ESD PROTECTION

ESD damage has been known to damage MOSFET devices, but any semiconductor device is vulnerable to ESD damage. This is particularly true for very high speed, fine geometry processes.
ESD damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, ESD handling precautions are required when handling the OPA688.

## OUTPUT LIMITERS

The output voltage is linearly dependent on the input(s) when it is between the limiter voltages $\mathrm{V}_{\mathrm{H}}(\operatorname{pin} 8)$ and $\mathrm{V}_{\mathrm{L}}$ (pin 5). When the output tries to exceed $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$, the corresponding limiter buffer takes control of the output voltage and holds it at $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$.
Because the limiters act on the output, their accuracy does not change with gain. The transition from the linear region of operation to output limiting is very sharp-the desired output signal can safely come to within 30 mV of $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$ with no onset of non-linearity.
The limiter voltages can be set to within 0.7 V of the supplies $\left(\mathrm{V}_{\mathrm{L}} \geq-\mathrm{V}_{\mathrm{S}}+0.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}} \leq+\mathrm{V}_{\mathrm{S}}-0.7 \mathrm{~V}\right)$. They must also be at least 200 mV apart $\left(\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}} \geq 0.2 \mathrm{~V}\right)$.
When pins 5 and 8 are left open, $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ go to the Default Voltage Limit; the minimum values are in the spec table. Looking at Figure 8 for the zero bias current case will show the expected range of $\left(\mathrm{V}_{\mathrm{s}}-\right.$ default limit voltages $)=$ headroom.
When the limiter voltages are more than 2.1 V from the supplies $\left(\mathrm{V}_{\mathrm{L}} \geq-\mathrm{V}_{\mathrm{S}}+2.1 \mathrm{~V}\right.$ or $\left.\mathrm{V}_{\mathrm{H}} \leq+\mathrm{V}_{\mathrm{S}}-2.1 \mathrm{~V}\right)$, you can use simple resistor dividers to set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ (see Figure 1). Make sure you include the Limiter Input Bias Currents (Figure 8) in the calculations (i.e., $\mathrm{I}_{\mathrm{VL}} \approx-50 \mu \mathrm{~A}$ out of pin 5, and $\mathrm{I}_{\mathrm{VH}} \approx+50 \mu \mathrm{~A}$ out of pin 8). For good limiter voltage accuracy, run at least 1 mA quiescent bias current through these resistors.


FIGURE 8. Limiter Bias Current vs Bias Voltage.

When the limiter voltages need to be within 2.1 V of the supplies $\left(\mathrm{V}_{\mathrm{L}} \leq-\mathrm{V}_{\mathrm{S}}+2.1 \mathrm{~V}\right.$ or $\left.\mathrm{V}_{\mathrm{H}} \geq+\mathrm{V}_{\mathrm{S}}-2.1 \mathrm{~V}\right)$, consider using low impedance buffers to set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ to minimize errors due to bias current uncertainty. This will typically be the case for single supply operation $\left(\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}\right)$. Figure 2 runs 2.5 mA through the resistive divider that sets $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$. This keeps errors due to $\mathrm{I}_{\mathrm{VH}}$ and $\mathrm{I}_{\mathrm{VL}}< \pm 1 \%$ of the target limit voltages.

The limiters' DC accuracy depends on attention to detail. The two dominant error sources can be improved as follows:

- Power supplies, when used to drive resistive dividers that set $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$, can contribute large errors (e.g., $\pm 5 \%$ ). Using a more accurate source, and bypassing pins 5 and 8 with good capacitors, will improve limiter PSRR.
- The resistor tolerances in the resistive divider can also dominate. Use $1 \%$ resistors.
Other error sources also contribute, but should have little impact on the limiters' DC accuracy:
- Reduce offsets caused by the Limiter Input Bias Currents. Select the resistors in the resistive divider(s) as described above.
- Consider the signal path DC errors as contributing to uncertainty in the useable output swing.
- The Limiter Offset Voltage only slightly degrades limiter accuracy.
Figure 9 shows how the limiters affect distortion performance. Virtually no degradation in linearity is observed for output voltage swinging right up to the limiter voltages.


FIGURE 9. Harmonic Distortion Near Limit Voltages.

## OFFSET VOLTAGE ADJUSTMENT

The circuit in Figure 10 allows offset adjustment without degrading offset drift with temperature. Use this circuit with caution since power supply noise can inadvertently couple into the op amp.


NOTES: (1) $R_{3}$ is optional and minimizes output offset due to input bias currents. (2) Set $R_{1} \ll R_{\text {TRIM }}$.

Remember that additional offset errors can be created by the amplifier's input bias currents. Whenever possible, match the impedance seen by both DC input bias currents using $\mathrm{R}_{3}$. This minimizes the output offset voltage caused by the input bias currents.

## OUTPUT DRIVE

The OPA688 has been optimized to drive $500 \Omega$ loads, such as A/D converters. It still performs very well driving $100 \Omega$ loads; the specifications are shown for the $500 \Omega$ load. This makes the OPA688 an ideal choice for a wide range of high frequency applications.
Many high speed applications, such as driving A/D converters, require op amps with low output impedance. As shown in the Output Impedance vs Frequency performance curve, the OPA688 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency since loop gain decreases with frequency.

## THERMAL CONSIDERATIONS

The OPA688 will not require heat-sinking under most operating conditions. Maximum desired junction temperature will set a maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed $175^{\circ} \mathrm{C}$.
The total internal power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of quiescent power $\left(\mathrm{P}_{\mathrm{DQ}}\right)$ and the additional power dissipated in the output stage $\left(\mathrm{P}_{\mathrm{DL}}\right)$ while delivering load power. $\mathrm{P}_{\mathrm{DQ}}$ is simply the specified no-load supply current times the total supply voltage across the part. $\mathrm{P}_{\mathrm{DL}}$ depends on the required output signals and loads. For a grounded resistive load, and equal bipolar supplies, it is at a maximum when the output is at $1 / 2$ either supply voltage. In this condition, $\mathrm{P}_{\mathrm{DL}}=\mathrm{V}_{\mathrm{S}}{ }^{2} /$ $\left(4 R_{L}\right)$ where $R_{L}$ includes the feedback network loading. Note that it is the power in the output stage, and not in the load, that determines internal power dissipation.
The operating junction temperature is: $\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\mathrm{P}_{\mathrm{D}} \theta_{\mathrm{JA}}$, where $\mathrm{T}_{\mathrm{A}}$ is the ambient temperature.
For example, the maximum $T_{J}$ for a OPA688U with $G=+2$, $\mathrm{R}_{\mathrm{FB}}=402 \Omega, \mathrm{R}_{\mathrm{L}}=100 \Omega$, and $\pm \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ at the maximum $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ is calculated as:

$$
\begin{aligned}
& \mathrm{P}_{\mathrm{DQ}}=(10 \mathrm{~V} \cdot 20 \mathrm{~mA})=200 \mathrm{~mW} \\
& \mathrm{P}_{\mathrm{DL}}=\frac{(5 \mathrm{~V})^{2}}{4 \cdot(100 \Omega \| 804 \Omega)}=70 \mathrm{~mW} \\
& \mathrm{P}_{\mathrm{D}}=200 \mathrm{~mW}+70 \mathrm{~mW}=270 \mathrm{~mW} \\
& \mathrm{~T}_{\mathrm{J}}=85^{\circ} \mathrm{C}+270 \mathrm{~mW} \cdot 125^{\circ} \mathrm{C} / \mathrm{W}=119^{\circ} \mathrm{C}
\end{aligned}
$$

## CAPACITIVE LOADS

Capacitive loads, such as the input to ADCs, will decrease the amplifier's phase margin, which may cause high frequency peaking or oscillations. Capacitive loads $\geq 2 \mathrm{pF}$ should be isolated by connecting a small resistor in series
with the output as shown in Figure 11. Increasing the gain from +2 will improve the capacitive drive capabilities due to increased phase margin.


FIGURE 11. Driving Capacitive Loads.

In general, capacitive loads should be minimized for optimum high frequency performance. Coax lines can be driven if they are properly terminated. The capacitance of coax cable ( $29 \mathrm{pF} /$ foot for RG-58) will not load the amplifier when the coaxial cable, or transmission line, is terminated in its characteristic impedance.

## FREQUENCY RESPONSE COMPENSATION

The OPA688 is internally compensated to be unity-gain stable, and has a nominal phase margin of $60^{\circ}$ at a gain of +2 . Phase margin and peaking improve at higher gains. Recall that an inverting gain of -1 is equivalent to a gain of +2 for bandwidth purposes (i.e., noise gain $=2$ ).
Standard external compensation techniques work with this device. For example, in the inverting configuration, the bandwidth may be limited without modifying the inverting gain by placing a series RC network to ground on the inverting node. This has the effect of increasing the noise gain at high frequencies, which limits the bandwidth.
To maintain a wide bandwidth at high gains, cascade several op amps, or use the high gain optimized OPA689.
In applications where a large feedback resistor is required, such as photodiode transimpedance amplifier, the parasitic capacitance from the inverting input to ground causes peaking or oscillations. To compensate for this effect, connect a small capacitor in parallel with the feedback resistor. The
bandwidth will be limited by the pole that the feedback resistor and this capacitor create. In other high gain applications, use a three resistor "Tee" network to reduce the RC time constants set by the parasitic capacitances. Be careful to not increase the noise generated by this feedback network too much.

## PULSE SETTLING TIME

The OPA688 is capable of an extremely fast settling time in response to a pulse input. Frequency response flatness and phase linearity are needed to obtain the best settling times. For capacitive loads, such as an A/D converter, use the recommended $\mathrm{R}_{\mathrm{S}}$ in the $R_{S}$ vs Capacitive Load plot. Extremely fine scale settling ( $0.01 \%$ ) requires close attention to ground return current in the supply decoupling capacitors.

The pulse settling characteristics when recovering from overdrive are very good.

## DISTORTION

The OPA688's distortion performance is specified for a $500 \Omega$ load, such as an A/D converter. Driving loads with smaller resistance will increase the distortion as illustrated in Figure 12. Remember to include the feedback network in the load resistance calculations.


FIGURE 12.5MHz Harmonic Distortion vs Load Resistance.

