# Designer's™ Data Sheet

# TMOS E-FET TM

## **Power Field Effect Transistor**

## N-Channel Enhancement-Mode Silicon Gate

This advanced TMOS E-FET is designed to withstand high energy in the avalanche and commutation modes. The new energy efficient design also offers a drain-to-source diode with a fast recovery time. Designed for low voltage, high speed switching applications in power supplies, converters and PWM motor controls, these devices are particularly well suited for bridge circuits where diode speed and commutating safe operating areas are critical and offer additional safety margin against unexpected voltage transients.

- Designed to Eliminate the Need for External Zener Transient Suppressor — Absorbs High Energy in the Avalanche Mode
- Commutating Safe Operating Area (CSOA) Specified for Use in Half and Full Bridge Circuits
- Source-to-Drain Diode Recovery Time Comparable to a Discrete Fast Recovery Diode
- Diode is Characterized for Use in Bridge Circuits
- IDSS and VDS(on) Specified at Elevated Temperature





## MTP12N10E

Motorola Preferred Device

TMOS POWER FET
12 AMPERES
100 VOLTS
RDS(on) = 0.16 OHM



CASE 221A-06, Style 5 TO-220AB

### MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted)

| Rating                                                                   | Symbol                            | Value      | Unit          |  |
|--------------------------------------------------------------------------|-----------------------------------|------------|---------------|--|
| Drain-Source Voltage                                                     | V <sub>DSS</sub>                  | 100        | Vdc           |  |
| Drain–Gate Voltage (R <sub>GS</sub> = 1.0 MΩ)                            | VDGR                              | 100        | Vdc           |  |
| Gate–Source Voltage — Continuous — Single Pulse ( $t_p \le 50 \ \mu s$ ) | VGS                               | ±20<br>±40 | Vdc           |  |
| Drain Current — Continuous  — Single Pulse (t <sub>p</sub> ≤ 10 μs)      | I <sub>D</sub>                    | 12<br>30   | Adc           |  |
| Total Power Dissipation @ T <sub>C</sub> = 25°C  Derate above 25°C       | P <sub>D</sub>                    | 79<br>0.53 | Watts<br>W/°C |  |
| Operating and Storage Temperature Range                                  | T <sub>J</sub> , T <sub>stg</sub> | -55 to 175 | °C            |  |

### UNCLAMPED DRAIN-TO-SOURCE AVALANCHE CHARACTERISTICS ( $T_J \le 175^{\circ}C$ )

| Single Pulse Drain-to-Source Avalanche Energy — Starting T <sub>J</sub> = 25°C                                  | EAS | 290 | mJ |
|-----------------------------------------------------------------------------------------------------------------|-----|-----|----|
| $(V_{DD} = 25 \text{ V}, V_{GS} = 10 \text{ V}, L = 4.03 \text{ mH}, R_G = 25 \Omega, Peak I_L = 12 \text{ A})$ |     |     |    |
| (See Figures 15, 16 and 17)                                                                                     |     |     |    |

## THERMAL CHARACTERISTICS

REVSc.com

| Thermal Resistance — Junction to Case  — Junction to Ambient                   | R <sub>θ</sub> JC<br>R <sub>θ</sub> JA | 1.9<br>62.5 | °C/W |
|--------------------------------------------------------------------------------|----------------------------------------|-------------|------|
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | TL                                     | 260         | °C   |

**Designer's Data for "Worst Case" Conditions** — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design.

E-FET and Designer's are trademarks of Motorola, Inc. TMOS is a registered trademark of Motorola, Inc.

referred devices are Motorola recommended choices for future use and best overall value.



## MTP12N10E

## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}\text{C}$ unless otherwise noted)

| Cha                                                                                                                                                     | racteristic                                                                                         | Symbol              | Min      | Тур        | Max         | Unit         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|----------|------------|-------------|--------------|
| OFF CHARACTERISTICS                                                                                                                                     |                                                                                                     | •                   | •        | •          |             | •            |
| Drain-to-Source Breakdown Volta<br>(V <sub>GS</sub> = 0, I <sub>D</sub> = 250 μAdc)<br>Temperature Coefficient (positive                                |                                                                                                     | V(BR)DSS            | 100<br>— | _<br>110   | _           | Vdc<br>mV/°C |
| Zero Gate Voltage Drain Current<br>(V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0)<br>(V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0, T <sub>J</sub> = 15 | 0°C)                                                                                                | I <sub>DSS</sub>    | _        |            | 10<br>100   | μΑ           |
| Gate-Body Leakage Current, Forw                                                                                                                         | vard ( $V_{GSF} = 20 \text{ Vdc}, V_{DS} = 0$ )                                                     | IGSSF               | _        | _          | 100         | nAdc         |
| Gate-Body Leakage Current, Reve                                                                                                                         | Gate–Body Leakage Current, Reverse (V <sub>GSR</sub> = 20 Vdc, V <sub>DS</sub> = 0)                 |                     | _        | _          | 100         | nAdc         |
| ON CHARACTERISTICS*                                                                                                                                     |                                                                                                     |                     |          |            |             |              |
| Gate Threshold Voltage (V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μAdc) Temperature Coefficient (negativ                                 | e)                                                                                                  | VGS(th)             | 2.0<br>— | 3.0<br>6.0 | 4.0<br>—    | Vdc<br>mV/°C |
| Static Drain-Source On-Resistance                                                                                                                       | e (V <sub>G</sub> S = 10 Vdc, I <sub>D</sub> = 6.0 Adc)                                             | R <sub>DS(on)</sub> | _        | 0.125      | 0.16        | Ohm          |
| Drain–Source On–Voltage (V <sub>GS</sub> = (I <sub>D</sub> = 12 Adc) (I <sub>D</sub> = 6.0 Adc, T <sub>J</sub> = 150°C)                                 | 10 Vdc)                                                                                             | VDS(on)             |          | 1.5<br>1.4 | 2.4<br>1.92 | Vdc          |
| Forward Transconductance (VDS 2                                                                                                                         | ≥ 15 V, I <sub>D</sub> = 6.0 A)                                                                     | g <sub>FS</sub>     | 4.0      | 5.0        | _           | mhos         |
| DYNAMIC CHARACTERISTICS                                                                                                                                 |                                                                                                     |                     |          |            |             |              |
| Input Capacitance                                                                                                                                       | $(V_{DS} = 25 \text{ V}, V_{GS} = 0,$                                                               | C <sub>iss</sub>    | _        | 600        | _           | pF           |
| Reverse Transfer Capacitance                                                                                                                            | f = 1.0 MHz)                                                                                        | C <sub>rss</sub>    | _        | 70         | _           |              |
| Output Capacitance                                                                                                                                      | See Figure 14                                                                                       | C <sub>oss</sub>    | _        | 230        | _           |              |
| SWITCHING CHARACTERISTICS (                                                                                                                             | T <sub>J</sub> = 100°C)                                                                             | _                   |          |            |             |              |
| Turn-On Delay Time                                                                                                                                      |                                                                                                     | <sup>t</sup> d(on)  | _        | 10         | _           | ns           |
| Rise Time                                                                                                                                               | $(V_{DD} = 50 \text{ V}, I_{D} = 12 \text{ A}, V_{GS} = 10 \text{ V}, R_{G} = 12 \Omega)$           | t <sub>r</sub>      | _        | 64         | _           |              |
| Turn-Off Delay Time                                                                                                                                     | See Figure 7                                                                                        | <sup>t</sup> d(off) | _        | 21         | _           |              |
| Fall Time                                                                                                                                               |                                                                                                     | t <sub>f</sub>      | _        | 30         | _           |              |
| Gate Charge                                                                                                                                             | (V <sub>DS</sub> = 80 V, I <sub>D</sub> = 12 A,<br>V <sub>GS</sub> = 10 Vdc)<br>See Figures 5 and 6 | QT                  | _        | 18         | 26          | nC           |
|                                                                                                                                                         |                                                                                                     | Q <sub>1</sub>      | _        | 4.0        | _           | -            |
|                                                                                                                                                         |                                                                                                     | Q <sub>2</sub>      | _        | 10         | _           |              |
|                                                                                                                                                         |                                                                                                     | Q <sub>3</sub>      | _        | 8.0        | _           |              |
| SOURCE-DRAIN DIODE CHARAC                                                                                                                               | TERISTICS*                                                                                          |                     |          |            |             |              |
| Forward On-Voltage                                                                                                                                      | $(I_S = 12 \text{ A}, V_{GS} = 0)$<br>$(I_S = 12 \text{ A}, V_{GS} = 0, T_J = 150^{\circ}\text{C})$ | V <sub>SD</sub>     | _        | 1.0        | 2.5         | Vdc          |
|                                                                                                                                                         |                                                                                                     |                     | _        | 0.83       | _           |              |
| Reverse Recovery Time                                                                                                                                   | $(I_S = 12 \text{ A}, V_{GS} = 0, \\ dI_S/dt = 100 \text{ A/}\mu\text{s}, V_R = 50 \text{ V})$      | t <sub>rr</sub>     | _        | 110        | _           | ns           |
| INTERNAL PACKAGE INDUCTANO                                                                                                                              | E                                                                                                   |                     |          |            |             |              |
| Internal Drain Inductance<br>(Measured from the contact scre<br>(Measured from the drain lead 0.                                                        | w on tab to center of die)<br>25" from package to center of die)                                    | L <sub>d</sub>      | _<br>_   | 3.5<br>4.5 |             | nH           |
| Internal Source Inductance (Measured from the source lead 0.25" from package to source bond pad)                                                        |                                                                                                     | L <sub>S</sub>      | _        | 7.5        | _           |              |

<sup>\*</sup> Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%.

### TYPICAL ELECTRICAL CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance versus Drain Current



Figure 4. On–Resistance Variation with Temperature



Figure 5. Gate Charge Test Circuit



Figure 6. Gate-To-Source and Drain-To-Source Voltage versus Gate Charge

### MTP12N10E

#### SAFE OPERATING AREA INFORMATION

### FORWARD BIASED SAFE OPERATING AREA

The FBSOA curves define the maximum drain—to—source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 175°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, "Transient Thermal Resistance—General Data and Its Use" provides detailed instructions.

### **SWITCHING SAFE OPERATING AREA**

The switching safe operating area (SOA) of Figure 9 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, I<sub>DM</sub> and the breakdown voltage, BV<sub>DSS</sub>. The switching SOA shown in Figure 9 is applicable for both turn—on and turn—off of the devices for switching times less than one microsecond.



Figure 8. Maximum Rated Forward Biased Safe Operating Area

The power averaged over a complete switching cycle must be less than:



Figure 7. Resistive Switching Time versus Gate Resistance



Figure 9. Maximum Rated Switching Safe Operating Area



Figure 10. Thermal Response

### **COMMUTATING SAFE OPERATING AREA (CSOA)**

The Commutating Safe Operating Area (CSOA) of Figure 12 defines the limits of safe operation for commutated source-drain current versus re-applied drain voltage when the source-drain diode has undergone forward bias. The curve shows the limitations of IFM and peak VDS for a given rate of change of source current. It is applicable when waveforms similar to those of Figure 11 are present. Full or half-bridge PWM DC motor controllers are common applications requiring CSOA data.

Device stresses increase with increasing rate of change of source current so dl $_S$ /dt is specified with a maximum value. Higher values of dl $_S$ /dt require an appropriate derating of l $_FM$ , peak VD $_S$  or both. Ultimately dl $_S$ /dt is limited primarily by device, package, and circuit impedances. Maximum device stress occurs during t $_{\Gamma\Gamma}$  as the diode goes from conduction to reverse blocking.

VDS(pk) is the peak drain—to—source voltage that the device must sustain during commutation; IFM is the maximum forward source-drain diode current just prior to the onset of commutation.

V<sub>R</sub> is specified at rated BV<sub>DSS</sub> to ensure that the CSOA stress is maximized as I<sub>S</sub> decays from I<sub>RM</sub> to zero.

RGS should be minimized during commutation. TJ has only a second order effect on CSOA.

Stray inductances in Motorola's test circuit are assumed to be practical minimums.



Figure 11. Commutating Waveforms



Figure 12. Commutating Safe Operating Area (CSOA)



Figure 13. Commutating Safe Operating Area
Test Circuit

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and "A are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

### MTP12N10E



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 14. Capacitance Variation



Figure 15. Maximum Avalanche Energy versus Starting Junction Temperature



Figure 16. Unclamped Inductive Switching
Test Circuit



Figure 17. Unclamped Inductive Switching Waveforms

### **PACKAGE DIMENSIONS**



How to reach us: USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE (602) 244–6609 INTERNET: http://Design-NET.com

**HONG KONG**: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298