#### 查询SN74ACT7202LA供应商

#### SN74ACT200L5 SN74ACT7201LA;1SN74ACT7202LA 256 × 9, 512 × 9, 1024 × 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES SCAS221A - FEBRUARY 1993 - REVISED SEPTEMBER 1995

- Reads and Writes Can Be Asynchronous or Coincident
- Organization:
  - SN74ACT7200L 256  $\times$  9
  - SN74ACT7201LA 512 × 9
  - SN74ACT7202LA 1024  $\times$  9
- Fast Data Access Times of 15 ns
- Read and Write Frequencies up to 40 MHz
- Bit-Width and Word-Depth Expansion
- Fully Compatible With the IDT7200/7201/7202
- Retransmit Capability
- Empty, Full, and Half-Full Flags
- TTL-Compatible Inputs
- Available in 28-Pin Plastic DIP (NP), Small-Outline (DV), and 32-Pin Plastic J-Leaded Chip-Carrier (RJ) Packages

#### description

The SN74ACT7200L, SN74ACT7201LA, and SN74ACT7202LA are constructed with dual-port SRAM and have internal write and read address counters to provide data throughput on a first-in, first-out (FIFO) basis. Write and read operations are independent and can be asynchronous or coincident. Empty and full status flags prevent underflow and overflow of memory, and depth-expansion logic allows combining the storage cells of two or more devices into one FIFO. Word-width expansion is also possible.

Data is loaded into memory by the write-enable  $(\overline{W})$  input and unloaded by the read-enable  $(\overline{R})$  input. Read and write cycle times of 25 ns (40 MHz) are possible with data access times of 15 ns.





These devices are particularly suited for providing a data channel between two buses operating at asynchronous rates. Applications include use as rate buffers from analog-to-digital converters in dataacquisition systems, temporary storage elements between buses and magnetic or optical memories, and queues for communication systems. A 9-bit-wide data path is provided for the transmission of byte data plus a parity bit or packet-framing information. The read pointer can be reset independently of the write pointer for retransmitting previously read data when a device is not used in depth expansion.

The SN74ACT7200L, SN74ACT7201LA, and SN74ACT7202LA are characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA 256 $\times$ 9, 512 $\times$ 9, 1024 $\times$ 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES $_{SCAS221A-FEBRUARY\,1993-REVISED\,SEPTEMBER\,1995}$

#### SN74ACT7200L logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DV and NP packages.



SN74ACT7201LA logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DV and NP packages.



## SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA 256 $\times$ 9, 512 $\times$ 9, 1024 $\times$ 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES $_{SCAS221A-FEBRUARY\,1993-REVISED\,SEPTEMBER\,1995}$

#### SN74ACT7202LA logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DV and NP packages.





functional block diagram

 $^\dagger$  256  $\times$  9 for SN74ACT7200L; 512  $\times$  9 for SN74ACT7201LA; 1024  $\times$  9 for SN74ACT7202LA

| RESET AND RETRANSMIT FUNCTION TABLE                   |   |
|-------------------------------------------------------|---|
| (single-device depth; single-or multiple-device width | ) |

|    | INPUTS |    | INTERNAL             | TO DEVICE            | C  | OUTPU | rs    | FUNCTION     |
|----|--------|----|----------------------|----------------------|----|-------|-------|--------------|
| RS | FL/RT  | XI | READ POINTER         | WRITE POINTER        | EF | FF    | XO/HF | FUNCTION     |
| L  | Х      | L  | Location zero        | Location zero        | L  | Н     | Н     | Reset device |
| н  | L      | L  | Location zero        | Unchanged            | Х  | Х     | Х     | Retransmit   |
| н  | Н      | L  | Increment if EF high | Increment if FF high | Х  | Х     | Х     | Read/write   |

#### **RESET AND FIRST-LOAD FUNCTION TABLE** (multiple-device depth; single-or multiple-device width)

|    | INPUTS      |   | INTERNAL      | TO DEVICE     | OUT | PUTS | FUNCTION                |
|----|-------------|---|---------------|---------------|-----|------|-------------------------|
| RS | RS FL/RT XI |   | READ POINTER  | WRITE POINTER | EF  | FF   | FUNCTION                |
| L  | L           | ‡ | Location zero | Location zero | L   | Н    | Reset first device      |
| L  | Н           | ‡ | Location zero | Location zero | L   | Н    | Reset all other devices |
| н  | Х           | ‡ | Х             | Х             | Х   | Х    | Read/write              |

 $\overline{+ XI}$  is connected to  $\overline{XO/HF}$  of the previous device in the daisy chain (see Figure 15).



# SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA 256 $\times$ 9, 512 $\times$ 9, 1024 $\times$ 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES $_{\text{SCAS221A-FEBRUARY 1993-REVISED SEPTEMBER 1995}}$

#### **Terminal Functions**

| TERMINAL<br>NAME | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D8            | I   | Data inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EF               | 0   | Empty-flag output. $\overline{EF}$ is low when the read pointer is equal to the write pointer, inhibiting any operation initiated by a read cycle. When the FIFO is empty, a data word can be read automatically at Q0–Q8 by holding $\overline{R}$ low when loading the data word with a low-level pulse on $\overline{W}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| FF               | 0   | Full-flag output. $\overline{FF}$ is low when the write pointer is one location less than the read pointer, indicating that the device is full and inhibiting any operation initiated by a write cycle. $\overline{FF}$ goes low when the number of writes after reset exceeds the number of reads by 256 for the SN74ACT7200L, 512 for the SN74ACT7201LA, and 1024 for the SN74ACT7202LA. When the FIFO is full, a data word can be written automatically into memory by holding $\overline{W}$ low while reading out another data word with a low-level pulse on $\overline{R}$ .                                                                                                                                                                                        |
|                  |     | First-load/retransmit input. $\overline{FL/RT}$ performs two separate functions. When cascading two or more devices for word-depth expansion, $\overline{FL/RT}$ is tied to ground on the first device in the daisy chain to indicate that it is the first device loaded and unloaded; it is tied high on all other devices in the depth-expansion chain.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| FL/RT            | Ι   | A device is not used in depth expansion when its expansion $(\overline{XI})$ input is tied to ground. In that case, $\overline{FL/RT}$ acts as a retransmit enable. A retransmit operation is initiated when $\overline{FL/RT}$ is pulsed low. This sets the internal read pointer to the first location and does not affect the write pointer. $\overline{R}$ and $\overline{W}$ must be at a high logic level during the low-level $\overline{FL/RT}$ retransmit pulse. Retransmit should be used only when less than 256/512/1024 writes are performed between resets; otherwise, an attempt to retransmit can cause the loss of unread data. The retransmit function can affect $\overline{XO/HF}$ depending on the relative locations of the read and write pointers. |
| GND              |     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Q0-Q8            | 0   | Data outputs. $Q0-Q8$ are in the high-impedance state when $\overline{R}$ is high or the FIFO is empty.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| R                | I   | Read-enable input. A read cycle begins on the falling edge of $\overline{R}$ if $\overline{EF}$ is high. This activates Q0–Q8 and shifts the next data value to this bus. The data outputs return to the high-impedance state as $\overline{R}$ goes high. As the last stored word is read by the falling edge of $\overline{R}$ , $\overline{EF}$ transitions low but Q0–Q8 remain active until $\overline{R}$ returns high. When the FIFO is empty, the internal read pointer is unchanged by a pulse on $\overline{R}$ .                                                                                                                                                                                                                                                |
| RS               | I   | Reset input. A reset is performed by taking $\overline{RS}$ low. This initializes the internal read and write pointers to the first location and sets $\overline{EF}$ low, $\overline{FF}$ high, and $\overline{HF}$ high. Both $\overline{R}$ and $\overline{W}$ must be held high for a reset during the window shown in Figure 7. A reset is required after power up before a write operation can take place.                                                                                                                                                                                                                                                                                                                                                           |
| VCC              |     | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| W                | I   | Write-enable input. A write cycle begins on the falling edge of $\overline{W}$ if $\overline{FF}$ is high. The value on D0–D8 is stored in memory as $\overline{W}$ returns high. When the FIFO is full, $\overline{FF}$ is low, inhibiting $\overline{W}$ from performing any operation on the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XI               | I   | Expansion-in input. $\overline{XI}$ performs two functions. $\overline{XI}$ is tied to ground to indicate that the device is not used in depth expansion. When the device is used in depth expansion, $\overline{XI}$ is connected to the expansion-out ( $\overline{XO}$ ) output of the previous device in the depth-expansion chain.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XO/HF            | 0   | Expansion-out/half-full-flag output. $\overline{\text{XO}/\text{HF}}$ performs two functions. When the device is not used in depth expansion (i.e., when $\overline{\text{XI}}$ is tied to ground), $\overline{\text{XO}/\text{HF}}$ indicates when half the memory locations are filled. After half of the memory is filled, the falling edge on $\overline{\text{W}}$ for the next write operation drives $\overline{\text{XO}/\text{HF}}$ low. $\overline{\text{XO}/\text{HF}}$ remains low until a rising edge of $\overline{\text{R}}$ reduces the number of words stored to exactly half of the total memory.                                                                                                                                                        |
|                  |     | When the device is used in depth expansion, $\overline{XO}/\overline{HF}$ is connected to $\overline{XI}$ of the next device in the daisy chain. $\overline{XO}/\overline{HF}$ drives the daisy chain by sending a pulse to the next device when the previous device reaches the last memory location.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)   | . $-0.5$ V to 7 V |
|------------------------------------------------------|-------------------|
| Input voltage range (any input), V <sub>1</sub>      | . $-0.5$ V to 7 V |
| Continuous output current, IO                        | 50 mA             |
| Voltage applied to a disabled 3-state output         | 5.5 V             |
| Operating free-air temperature range, T <sub>A</sub> | 0°C to 70°C       |
| Storage temperature range, T <sub>stg</sub>          | –55°C to 125°C    |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to GND.

#### recommended operating conditions

|     |                                |              | MIN | NOM | MAX | UNIT |
|-----|--------------------------------|--------------|-----|-----|-----|------|
| Vcc | Supply voltage                 |              | 4.5 | 5   | 5.5 | V    |
| VIH | High-level input voltage       | XI           | 2.6 |     |     | V    |
|     | High-level linput voltage      | Other inputs | 2   |     |     | v    |
| VIL | Low-level input voltage        |              |     |     | 0.8 | V    |
| ЮН  | High-level output current      |              |     |     | -2  | mA   |
| IOL | Low-level output current       |              |     |     | 8   | mA   |
| TA  | Operating free-air temperature |              | 0   |     | 70  | °C   |

### electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5.5 V (unless otherwise noted)

| PARAMETER         |                               | TEST CONDITIONS                                                                                   | MIN | TYP | MAX | UNIT |  |  |  |
|-------------------|-------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| VOH               | V <sub>CC</sub> = 4.5 V,      | $I_{OH} = -2 \text{ mA}$                                                                          | 2.4 |     |     | V    |  |  |  |
| VOL               | V <sub>CC</sub> = 4.5 V,      | $_{\rm D} = 4.5 \text{ V},$ $I_{\rm OL} = 8 \text{ mA}$                                           |     |     |     |      |  |  |  |
| IOZH              | $V_{O} = V_{CC}$ ,            | $V_{O} = V_{CC}, \qquad \overline{R} \ge V_{IH}$                                                  |     |     |     |      |  |  |  |
| IOZL              | V <sub>O</sub> = 0.4 V,       | $V_{O} = 0.4 \text{ V}, \qquad \overline{R} \ge \text{V}_{IH}$                                    |     |     |     |      |  |  |  |
| Ц                 | V <sub>I</sub> = 0 to 5.5 V   |                                                                                                   | -1  |     | 1   | μΑ   |  |  |  |
| . +               | t <sub>a</sub> = 15 and 25 ns | 15 and 25 ns                                                                                      |     |     |     |      |  |  |  |
| ICC1 <sup>‡</sup> | t <sub>a</sub> = 35 and 50 ns |                                                                                                   |     | 50  | 80  | mA   |  |  |  |
| . +               | t <sub>a</sub> = 15 and 25 ns |                                                                                                   |     |     | 15  | mA   |  |  |  |
| ICC2 <sup>‡</sup> | t <sub>a</sub> = 35 and 50 ns | $\overline{R}$ , $\overline{W}$ , $\overline{RS}$ , and $\overline{FL}/\overline{RT}$ at $V_{IH}$ |     | 5   | 8   | mA   |  |  |  |
| ICC3‡             | t <sub>a</sub> = 15 and 25 ns |                                                                                                   |     |     | 0.5 | mA   |  |  |  |
| ICC3+             | t <sub>a</sub> = 35 and 50 ns | $V_{I} = V_{CC} - 0.2 V$                                                                          |     |     | 0.5 | ША   |  |  |  |
| Ci§               | V <sub>I</sub> = 0,           | $T_A = 25^{\circ}C$ , $f = 1 \text{ MHz}$                                                         |     |     | 8   | pF   |  |  |  |
| Co§               | V <sub>O</sub> = 0,           | $T_A = 25^{\circ}C$ , $f = 1 \text{ MHz}$                                                         |     |     | 8   | pF   |  |  |  |

<sup>‡</sup> I<sub>CC1</sub> = supply current; I<sub>CC2</sub> = standby current; I<sub>CC3</sub> = power-down current. I<sub>CC</sub> measurements are made with outputs open (only capacitive loading).

§ This parameter is sampled and not 100% tested.

¶ Tested at f<sub>clock</sub> = 20 MHz



# SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA 256 $\times$ 9, 512 $\times$ 9, 1024 $\times$ 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES $_{\text{SCAS221A}-\text{FEBRUARY 1993}-\text{REVISED SEPTEMBER 1995}}$

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       |                                                                 | FIGURE  | ÁCT7200L-15<br>ÁCT7201LA-15<br>ÁCT7202LA-15 |     | 'ACT7200L-25<br>'ACT7201LA-25<br>'ACT7202LA-25 |      | 'ACT7201LA-35†<br>'ACT7202LA-35† |      | 'ACT7200L-50<br>'ACT7201LA-50<br>'ACT7202LA-50 |     | UNIT |
|-----------------------|-----------------------------------------------------------------|---------|---------------------------------------------|-----|------------------------------------------------|------|----------------------------------|------|------------------------------------------------|-----|------|
|                       |                                                                 |         | MIN                                         | MAX | MIN                                            | MAX  | MIN                              | MAX  | MIN                                            | MAX |      |
| fclock                | Clock frequency, R or W                                         |         |                                             | 40  |                                                | 28.5 |                                  | 22.2 |                                                | 15  | MHz  |
| <sup>t</sup> c(R)     | Cycle time, read                                                | 1(a)    | 25                                          |     | 35                                             |      | 45                               |      | 65                                             |     | ns   |
| <sup>t</sup> c(W)     | Cycle time, write                                               | 1(b)    | 25                                          |     | 35                                             |      | 45                               |      | 65                                             |     | ns   |
| <sup>t</sup> c(RS)    | Cycle time, reset                                               | 7       | 25                                          |     | 35                                             |      | 45                               |      | 65                                             |     | ns   |
| <sup>t</sup> c(RT)    | Cycle time, retransmit                                          | 4       | 25                                          |     | 35                                             |      | 45                               |      | 65                                             |     | ns   |
| <sup>t</sup> w(RL)    | Pulse duration, R low                                           | 1(a)    | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> w(WL)    | Pulse duration, $\overline{W}$ low                              | 1(b)    | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> w(RH)    | Pulse duration, R high                                          | 1(a)    | 10                                          |     | 10                                             |      | 10                               |      | 15                                             |     | ns   |
| <sup>t</sup> w(WH)    | Pulse duration, W high                                          | 1(b)    | 10                                          |     | 10                                             |      | 10                               |      | 15                                             |     | ns   |
| <sup>t</sup> w(RT)    | Pulse duration, FL/RT low                                       | 4       | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> w(RS)    | Pulse duration, RS low                                          | 7       | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> w(XIL)   | Pulse duration, XI low                                          | 10      | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> w(XIH)   | Pulse duration, XI high                                         | 10      | 10                                          |     | 10                                             |      | 10                               |      | 10                                             |     | ns   |
| <sup>t</sup> su(D)    | Setup time, data before $\overline{W}^{\uparrow}$               | 1(b), 6 | 11                                          |     | 15                                             |      | 18                               |      | 30                                             |     | ns   |
| <sup>t</sup> su(RT)   | Setup time, <u>R</u> and W high<br>before FL/RT↑‡               | 4       | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| t <sub>su(RS)</sub>   | Setup time, R and W high<br>before RS↑‡                         | 7       | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> su(XI-R) | Setup time, $\overline{XI}$ low before $\overline{R}\downarrow$ | 10      | 10                                          |     | 10                                             |      | 10                               |      | 15                                             |     | ns   |
| t <sub>su(XI-W)</sub> | Setup time, XI low<br>before W↓                                 | 10      | 10                                          |     | 10                                             |      | 10                               |      | 15                                             |     | ns   |
| <sup>t</sup> h(D)     | Hold time, data after $\overline{W}^{\uparrow}$                 | 1(b), 6 | 0                                           |     | 0                                              |      | 0                                |      | 5                                              | -   | ns   |
| <sup>t</sup> h(E-R)   | Hold time, $\overline{R}$ low after $\overline{EF}^{\uparrow}$  | 5, 11   | 15                                          | -   | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> h(F-W)   | Hold time, $\overline{W}$ low after $\overline{FF}^{\uparrow}$  | 6, 12   | 15                                          |     | 25                                             |      | 35                               |      | 50                                             |     | ns   |
| <sup>t</sup> h(RT)    | Hold <u>time, R</u> and W high<br>after FL/RT↑                  | 4       | 10                                          |     | 10                                             | -    | 10                               |      | 15                                             |     | ns   |
| <sup>t</sup> h(RS)    | Hold time, R and W high<br>after RS↑                            | 7       | 10                                          |     | 10                                             |      | 10                               |      | 15                                             |     | ns   |

<sup>†</sup>Released in RJ package only

<sup>‡</sup> These values are characterized but not currently tested.



## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figure 13)

|                        |                                                                                                             |               | PARAMETER |     | PARAMETER FIGU |     | ACT7201LA-15 |     | 'ACT7200L-25<br>'ACT7201LA-25<br>'ACT7202LA-25 |     | ACT7201LA-35<br>ACT7202LA-35 |  | 'ACT7200L-50<br>'ACT7201LA-50<br>'ACT7202LA-50 |  |  |
|------------------------|-------------------------------------------------------------------------------------------------------------|---------------|-----------|-----|----------------|-----|--------------|-----|------------------------------------------------|-----|------------------------------|--|------------------------------------------------|--|--|
|                        |                                                                                                             |               | MIN       | MAX | MIN            | MAX | MIN          | MAX | MIN                                            | MAX |                              |  |                                                |  |  |
| <sup>t</sup> a         | Access time, $\overline{R}\downarrow$ or $\overline{EF}\uparrow$ to data out valid                          | 1(a), 3,<br>5 |           | 15  |                | 25  |              | 35  |                                                | 50  | ns                           |  |                                                |  |  |
| <sup>t</sup> v(RH)     | Valid time, data out valid after $\overline{R}^{\uparrow}$                                                  | 1(a)          | 5         |     | 5              |     | 5            |     | 5                                              |     | ns                           |  |                                                |  |  |
| <sup>t</sup> en(R-QX)  | Enable time, $\overline{R} \downarrow$ to Q outputs at low impedance <sup>‡</sup>                           | 1(a)          | 5         |     | 5              |     | 10           |     | 10                                             |     | ns                           |  |                                                |  |  |
| <sup>t</sup> en(W-QX)  | Enable time, ₩↑ to Q<br>outputs at low<br>impedance‡§                                                       | 5             | 5         |     | 5              |     | 5            |     | 15                                             |     | ns                           |  |                                                |  |  |
| <sup>t</sup> dis(R)    | Disable time, R↑ to Q<br>outputs at high<br>impedance‡                                                      | 1(a)          |           | 15  |                | 18  |              | 20  |                                                | 30  | ns                           |  |                                                |  |  |
| <sup>t</sup> w(FH)     | Pulse duration, FF high in automatic write mode                                                             | 6             |           | 15  |                | 25  |              | 30  |                                                | 45  | ns                           |  |                                                |  |  |
| <sup>t</sup> w(EH)     | Pulse duration, EF high in automatic read mode                                                              | 5             |           | 15  |                | 25  |              | 30  |                                                | 45  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(W-F)   | Propagation delay time, $\overline{W}\downarrow$ to FF low                                                  | 2             |           | 15  |                | 25  |              | 30  |                                                | 45  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(R-F)   | Propagation delay time,<br>R↑ to FF high                                                                    | 2, 6, 12      |           | 15  |                | 25  |              | 30  |                                                | 45  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(RS-F)  | Propagation delay time, $\overline{\text{RS}}\downarrow$ to $\overline{\text{FF}}$ high                     | 7             |           | 25  |                | 35  |              | 45  |                                                | 65  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(RS-HF) | Propagation delay time,<br>RS↓ to XO/HF high                                                                | 7             |           | 25  |                | 35  |              | 45  |                                                | 65  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(W-E)   | Propagation delay time,<br>₩↑ to EF high                                                                    | 3, 5, 11      |           | 15  |                | 25  |              | 30  |                                                | 45  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(R-E)   | Propagation delay time,<br>R↓ to EF low                                                                     | 3             |           | 15  |                | 25  |              | 30  |                                                | 45  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(RS-E)  | Propagation delay time, $\overline{\text{RS}}\downarrow$ to $\overline{\text{EF}}$ low                      | 7             |           | 25  |                | 35  |              | 45  |                                                | 65  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(W-HF)  | Propagation delay time,<br>₩↓ to XO/HF low                                                                  | 8             |           | 25  |                | 35  |              | 45  |                                                | 65  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(R-HF)  | Propagation delay time,<br>R↑ to XO/HF high                                                                 | 8             |           | 25  |                | 35  |              | 45  |                                                | 65  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(R-XOL) | Propagation delay time, $\overline{R}\downarrow$ to $\overline{XO}/\overline{HF}$ low                       | 9             |           | 15  |                | 25  |              | 35  |                                                | 50  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(W-XOL) | $ \begin{array}{l} \mbox{Propagation delay time,} \\ \mbox{W} \downarrow \mbox{ to XO/HF low} \end{array} $ | 9             |           | 15  |                | 25  |              | 35  |                                                | 50  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(R-XOH) | Propagation delay time,<br>R↑ to XO/HF high                                                                 | 9             |           | 15  |                | 25  |              | 35  |                                                | 50  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(W-XOH) | Propagation delay time,<br>₩↑ to XO/HF high                                                                 | 9             |           | 15  |                | 25  |              | 35  |                                                | 50  | ns                           |  |                                                |  |  |
| <sup>t</sup> pd(RT-FL) | Propagation delay time,<br>FL/RT↓ to HF, EF, FF valid                                                       | 4             |           | 25  |                | 35  |              | 45  |                                                | 65  | ns                           |  |                                                |  |  |

<sup>†</sup>Released in RJ package only

<sup>‡</sup>These values are characterized but not currently tested.

§ Only applies when data is automatically read (see Figure 5)



# $\begin{array}{l} \text{SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA} \\ \text{256} \times 9, 512 \times 9, 1024 \times 9 \\ \text{ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES} \\ \text{SCAS221A-FEBRUARY 1993-REVISED SEPTEMBER 1995} \end{array}$



(b) WRITE





Figure 2. Full-Flag Waveforms



SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA  $256\times9,\,512\times9,\,1024\times9$  ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES

SCAS221A - FEBRUARY 1993 - REVISED SEPTEMBER 1995



#### PARAMETER MEASUREMENT INFORMATION

NOTE A: The EF, FF, and XO/HF status flags are valid after completion of the retransmit cycle.

#### Figure 4. Retransmit Waveforms



# $\begin{array}{l} \text{SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA} \\ \text{256} \times 9, 512 \times 9, 1024 \times 9 \\ \text{ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES} \\ \text{SCAS221A-FEBRUARY 1993-REVISED SEPTEMBER 1995} \end{array}$



Figure 6. Automatic-Write Waveforms









Figure 8. Half-Full Flag Waveforms





PARAMETER MEASUREMENT INFORMATION

Figure 11. Minimum Timing for an Empty-Flag Coincident-Read Pulse





Figure 12. Minimum Timing for a Full-Flag Coincident-Write Pulse



## SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA 256 $\times$ 9, 512 $\times$ 9, 1024 $\times$ 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES $_{SCAS221A-FEBRUARY\,1993-REVISED\,SEPTEMBER\,1995}$



PARAMETER MEASUREMENT INFORMATION

NOTE A: Includes probe and jig capacitance





#### **APPLICATION INFORMATION**

Combining two or more devices to create one FIFO with a greater number of memory bits is accomplished in two different ways. Width expansion increases the number of bits in each word by connecting FIFOs with the same depth in parallel. Depth expansion uses the built-in expansion logic to daisy-chain two or more devices for applications requiring more than 256, 512, or 1024 words of storage. Width expansion and depth expansion can be used together.

#### width expansion

Word-width expansion is achieved by connecting the corresponding input control to multiple devices with the same depth. Status flags ( $\overline{EF}$ ,  $\overline{FF}$ , and  $\overline{HF}$ ) can be monitored from any one device. Figure 14 shows two FIFOs in a width-expansion configuration. Both devices have their expansion-in ( $\overline{XI}$ ) inputs tied to ground. This disables the depth-expansion function of the device, allowing the first-load/retransmit ( $\overline{FL}/\overline{RT}$ ) input to function as a retransmit ( $\overline{RT}$ ) input and the expansion-out/half-full ( $\overline{XO}/\overline{HF}$ ) output to function as a half-full ( $\overline{HF}$ ) flag.

#### depth expansion

The SN74ACT7200L/7201LA/7202LA is easily expanded in depth. Figure 15 shows the connections used to depth expand three SN74ACT7200L/7201LA/7202LA devices. Any depth can be attained by adding additional devices to the chain. The SN74ACT7200L/7201LA/7202LA operates in depth expansion under the following conditions:

- The first device in the chain is designated by tying FL to ground.
- All other devices must have their FL inputs at a high logic level.
- $\overline{XO}$  of each device must be tied to  $\overline{XI}$  of the next device.
- External logic is needed to generate a composite FF and EF. All FF outputs must be ORed together and all EF outputs must be ORed together.
- RT and HF functions are not available in the depth-expanded configuration.

#### combined depth and width expansion

Both expansion techniques can be used together to increase depth and width. This is done by first creating depth-expanded units and then connecting them in a width-expanded configuration (see Figure 16).



# SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA 256 $\times$ 9, 512 $\times$ 9, 1024 $\times$ 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES $_{\text{SCAS221A}-\text{ FEBRUARY 1993}-\text{ REVISED SEPTEMBER 1995}}$



Figure 14. Word-Width Expansion: 256/512/1024 Words  $\times$  18 Bits



#### **APPLICATION INFORMATION**



Figure 15. Word-Depth Expansion: 768/1536/3072 Words × 9 Bits



# SN74ACT7200L, SN74ACT7201LA, SN74ACT7202LA 256 $\times$ 9, 512 $\times$ 9, 1024 $\times$ 9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES $_{\text{SCAS221A}-\text{ FEBRUARY 1993}-\text{ REVISED SEPTEMBER 1995}}$







#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated