## SN74ALVCH162525供应商

#### SN74ALVCH162525 18-BIT REGISTERED BUS TRANSCEIVER WITH 3-STATE OUTPUTS

SCES058F - NOVEMBER 1995 - REVISED SEPTEMBER 1999

| <ul> <li>Member of the Texas Instruments<br/>Widebus™ Family</li> </ul>                                                                                                                                                                    |                 | or dl pa<br>(Top viev        |                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------|-----------------------------------------------------------|
| <ul> <li>EPIC ™ (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> </ul>                                                                                                                                                     | CLKENAB         |                              | 6] <u>SEL</u><br>5] CLKAB                                 |
| <ul> <li>B-Port Outputs Have Equivalent 26-Ω</li> <li>Series Resistors, So No External Resistors</li> <li>Are Required</li> </ul>                                                                                                          | A1 [<br>GND ]   | 3 5<br>4 5                   | 4 ] B1<br>3 ] GND<br>2 ] B2                               |
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul>                                                                                              | A3 [            | 6 5<br>7 5                   | 2   62<br>1 ] ВЗ<br>0 ] V <sub>CC</sub><br>9 ] В4         |
| <ul> <li>Latch-Up Performance Exceeds 250 mA Per<br/>JESD 17</li> </ul>                                                                                                                                                                    | A5 [            | 94                           | 8 ] B5<br>7 ] B6                                          |
| <ul> <li>Bus Hold on Data Inputs Eliminates the<br/>Need for External Pullup/Pulldown<br/>Resistors</li> </ul>                                                                                                                             | A7 [            | 12 4                         | 6 GND<br>5 B7<br>4 B8                                     |
| <ul> <li>Package Option Includes Plastic 300-mil<br/>Shrink Small-Outline (DL) and Thin Shrink<br/>Small-Outline (DGG) Packages</li> </ul>                                                                                                 | A10 [<br>A11 ]  | 15 4<br>16 4                 | 3 ] B9<br>2 ] B10<br>1 ] B11                              |
| NOTE: For tape and reel order entry:<br>The DGGR package is abbreviated to GR.                                                                                                                                                             | GND             | 18 3                         | 0 ] B12<br>9 ] GND<br>8 ] B13                             |
| description                                                                                                                                                                                                                                | A14 [<br>A15 [  |                              | 7 ] B14<br>6 ] B15                                        |
| This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V $V_{CC}$ operation.                                                                                                                                                  | V <sub>CC</sub> | 22 3                         | 5 V <sub>CC</sub><br>4 B16                                |
| Data flow in each direction is controlled by<br>output-enable (OEAB and OEBA) and<br>clock-enable (CLKENAB and CLKENBA) inputs.<br>For the A-to-B data flow, the data flows through a<br>single register. The B-to-A data can flow through | A17<br>GND<br>  | 24 3<br>25 3<br>26 3<br>27 3 | 3   B17<br>2   GND<br>1   B18<br>0   CLK1BA<br>9   CLK2BA |

Data is stored in the internal registers on the low-to-high transition of the clock (CLK) input, provided that the appropriate CLKEN inputs are low. The A-to-B data transfer is synchronized to the CLKAB input, and B-to-A data transfer is synchronized with the CLK1BA and CLK2BA inputs.

The B outputs, which are designed to sink up to 12 mA, include equivalent 26- $\Omega$  resistors to reduce overshoot and undershoot.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH162525 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.

a four-stage pipeline register path, or through a single register path, depending on the state of the

select (SEL) input.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1999, Texas Instruments Incorporated

#### **Function Tables**

| A-TO-B STORAGE<br>(OEAB = L) |            |   |                  |  |  |  |  |  |
|------------------------------|------------|---|------------------|--|--|--|--|--|
| I                            | OUTPUT     |   |                  |  |  |  |  |  |
| CLKENAB                      | CLKAB      | Α | В                |  |  |  |  |  |
| Н                            | Х          | Х | в <sub>0</sub> † |  |  |  |  |  |
| L                            | $\uparrow$ | L | L                |  |  |  |  |  |
| L                            | Ŷ          | Н | Н                |  |  |  |  |  |

<sup>†</sup> Output level before the indicated steady-state input conditions were established

#### B-TO-A STORAGE (OEBA = L)

|         | OUTPUT     |            |     |   |                 |
|---------|------------|------------|-----|---|-----------------|
| CLKENBA | CLK2BA     | CLK1BA     | SEL | В | Α               |
| Н       | Х          | Х          | Х   | Х | A0 <sup>†</sup> |
| L       | $\uparrow$ | Х          | Н   | L | L               |
| L       | $\uparrow$ | Х          | Н   | Н | Н               |
| L       | $\uparrow$ | $\uparrow$ | L   | L | L‡              |
| L       | $\uparrow$ | $\uparrow$ | L   | Н | н‡              |

<sup>†</sup> Output level before the indicated steady-state input conditions were established

<sup>‡</sup>Three CLK1BA edges and one CLK2BA edge are needed to propagate data from B to A when SEL is low.





logic diagram (positive logic)



#### SN74ALVCH162525 18-BIT REGISTERED BUS TRANSCEIVER WITH 3-STATE OUTPUTS SCES058F – NOVEMBER 1995 – REVISED SEPTEMBER 1999

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| $\begin{array}{l} \mbox{Supply voltage range, $V_{CC}$ \\ \mbox{Input voltage range, $V_1$: Except I/O ports (see Note 1) \\ \mbox{I/O ports (see Notes 1 and 2) } \\ \mbox{Output voltage range, $V_0$ (see Notes 1 and 2) } \\ \mbox{Output clamp current, $I_{IK}$ ($V_1 < 0$) } \\ \mbox{Output clamp current, $I_{OK}$ ($V_0 < 0$) } \\ \mbox{Output clamp current, $I_O$ ($V_0 < 0$) } \\ \mbox{Continuous output current, $I_O$ \\ \mbox{Continuous current through each $V_{CC}$ or $GND$ } \\ \mbox{Package thermal impedance, $\theta_{JA}$ (see Note 3): DGG package } \\ \end{array}$ | $\begin{array}{c} -0.5 \ \text{V to } 4.6 \ \text{V} \\ -0.5 \ \text{V to } \ \text{V}_{CC} + 0.5 \ \text{V} \\ -0.5 \ \text{V to } \ \text{V}_{CC} + 0.5 \ \text{V} \\ -50 \ \text{mA} \\ -50 \ \text{mA} \\ \pm 50 \ \text{mA} \\ \pm 100 \ \text{mA} \\ 81^{\circ}\text{C/W} \end{array}$ |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                              |
| DL package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                              |
| o i olig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. This value is limited to 4.6 V maximum.

3. The package thermal impedance is calculated in accordance with JESD 51.



# SN74ALVCH162525 **18-BIT REGISTERED BUS TRANSCEIVER** WITH 3-STATE OUTPUTS SCES058F – NOVEMBER 1995 – REVISED SEPTEMBER 1999

### recommended operating conditions (see Note 4)

|                        |                                    |                                            | MIN                  | MAX                  | UNI |  |
|------------------------|------------------------------------|--------------------------------------------|----------------------|----------------------|-----|--|
| VCC                    | Supply voltage                     |                                            | 1.65                 | 3.6                  | V   |  |
|                        | V <sub>CC</sub> = 1.65 V to        |                                            | $0.65 \times V_{CC}$ |                      |     |  |
| VIH                    | High-level input voltage           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7                  |                      | V   |  |
|                        |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V           | 2                    |                      |     |  |
|                        |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |                      | $0.35 \times V_{CC}$ |     |  |
| VIL                    | Low-level input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                      | 0.7                  | V   |  |
|                        |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V           |                      | 0.8                  |     |  |
| VI                     | Input voltage                      |                                            | 0                    | VCC                  | V   |  |
| Vo                     | Output voltage                     |                                            | 0                    | VCC                  | V   |  |
|                        |                                    | V <sub>CC</sub> = 1.65 V                   |                      | -4                   |     |  |
|                        |                                    | V <sub>CC</sub> = 2.3 V                    |                      | -12                  |     |  |
|                        | High-level output current (A port) | V <sub>CC</sub> = 2.7 V                    |                      | -12                  | mA  |  |
|                        |                                    | V <sub>CC</sub> = 3 V                      |                      | -24                  |     |  |
| ЮН                     | High-level output current (B port) | V <sub>CC</sub> = 1.65 V                   |                      | -2                   |     |  |
|                        |                                    | V <sub>CC</sub> = 2.3 V                    |                      | -6                   |     |  |
|                        |                                    | V <sub>CC</sub> = 2.7 V                    |                      | -8                   |     |  |
|                        |                                    | V <sub>CC</sub> = 3 V                      |                      | -12                  |     |  |
|                        |                                    | V <sub>CC</sub> = 1.65 V                   |                      | 4                    |     |  |
|                        |                                    | V <sub>CC</sub> = 2.3 V                    |                      | 12                   |     |  |
| VIH<br>VIL<br>VO<br>ЮН | Low-level output current (A port)  | V <sub>CC</sub> = 2.7 V                    |                      | 12                   |     |  |
|                        |                                    | V <sub>CC</sub> = 3 V                      |                      | 24                   |     |  |
| OL                     |                                    | V <sub>CC</sub> = 1.65 V                   |                      | 2                    | mA  |  |
|                        |                                    | V <sub>CC</sub> = 2.3 V                    |                      | 6                    |     |  |
|                        | Low-level output current (B port)  | V <sub>CC</sub> = 2.7 V                    |                      | 8                    |     |  |
|                        | V <sub>CC</sub> = 3 V              |                                            |                      | 12                   |     |  |
| Δt/Δv                  | Input transition rise or fall rate | •                                          |                      | 10                   | ns/ |  |
| T <sub>Δ</sub>         | Operating free-air temperature     |                                            | -40                  | 85                   | °C  |  |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCES058F – NOVEMBER 1995 – REVISED SEPTEMBER 1999

| electrical chara | cteristics over | recommended | operating | free-air | temperature | range | (unless |
|------------------|-----------------|-------------|-----------|----------|-------------|-------|---------|
| otherwise noted  |                 |             |           |          | -           | •     |         |

| PA       | RAMETER        | TEST CONDITIONS                                                | Vcc             | MIN TYP <sup>†</sup> M | MAX  | UNIT |
|----------|----------------|----------------------------------------------------------------|-----------------|------------------------|------|------|
|          |                | I <sub>OH</sub> = -100 μA                                      | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2   |      |      |
|          |                | $I_{OH} = -4 \text{ mA}$                                       | 1.65 V          | 1.2                    |      |      |
|          |                | I <sub>OH</sub> = -6 mA                                        | 2.3 V           | 2                      |      |      |
|          | A port         |                                                                | 2.3 V           | 1.7                    |      |      |
|          |                | I <sub>OH</sub> = -12 mA                                       | 2.7 V           | 2.2                    |      |      |
|          |                |                                                                | 3 V             | 2.4                    |      |      |
|          |                | I <sub>OH</sub> = -24 mA                                       | 3 V             | 2                      |      |      |
| VOH      |                | I <sub>OH</sub> = -100 μA                                      | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2   |      | V    |
|          |                | $I_{OH} = -2 \text{ mA}$                                       | 1.65 V          | 1.2                    |      |      |
|          |                | $I_{OH} = -4 \text{ mA}$                                       | 2.3 V           | 1.9                    |      |      |
|          | B port         |                                                                | 2.3 V           | 1.7                    |      |      |
|          |                | $I_{OH} = -6 \text{ mA}$                                       | 3 V             | 2.4                    |      |      |
|          |                | I <sub>OH</sub> = -8 mA                                        | 2.7 V           | 2                      |      |      |
|          |                | I <sub>OH</sub> = -12 mA                                       | 3 V             | 2                      |      |      |
|          |                | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 3.6 V |                        | 0.2  |      |
|          |                | $I_{OL} = 4 \text{ mA}$                                        | 1.65 V          |                        | 0.45 |      |
|          |                | $I_{OL} = 6 \text{ mA}$                                        | 2.3 V           |                        | 0.4  | -    |
|          | A port         |                                                                | 2.3 V           |                        | 0.7  |      |
|          |                | $I_{OL} = 12 \text{ mA}$                                       | 2.7 V           |                        | 0.4  |      |
|          |                | I <sub>OL</sub> = 24 mA                                        | 3 V             |                        | 0.55 |      |
| VOL      |                | l <sub>OL</sub> = 100 μA                                       | 1.65 V to 3.6 V |                        | 0.2  | V    |
|          |                | I <sub>OL</sub> = 2 mA                                         | 1.65 V          |                        | 0.45 |      |
|          |                | I <sub>OL</sub> = 4 mA                                         | 2.3 V           |                        | 0.4  |      |
|          | B port         |                                                                | 2.3 V           |                        | 0.55 |      |
|          |                | I <sub>OL</sub> = 6 mA                                         | 3 V             |                        | 0.55 |      |
|          |                | I <sub>OL</sub> = 8 mA                                         | 2.7 V           |                        | 0.6  |      |
|          |                | I <sub>OL</sub> = 12 mA                                        | 3 V             |                        | 0.8  |      |
| Ιį       | •              | V <sub>I</sub> = V <sub>CC</sub> or GND                        | 3.6 V           |                        | ±5   | μΑ   |
|          |                | V <sub>I</sub> = 0.58 V                                        | 4.05.14         | 25                     |      |      |
|          |                | V <sub>I</sub> = 1.07 V                                        | 1.65 V          | -25                    |      |      |
|          |                | V <sub>1</sub> = 0.7 V                                         | 0.01/           | 45                     |      |      |
| II(hold) |                | V <sub>I</sub> = 1.7 V                                         | 2.3 V           | -45                    |      | μΑ   |
| ( )      |                | V <sub>1</sub> = 0.8 V                                         | 0.14            | 75                     |      |      |
|          |                | V <sub>1</sub> = 2 V                                           | 3 V             | -75                    |      |      |
|          |                | V <sub>1</sub> = 0 to 3.6 V <sup>‡</sup>                       | 3.6 V           | 4                      | ±500 |      |
| loz§     |                | $V_{O} = V_{CC}$ or GND                                        | 3.6 V           |                        | ±10  | μA   |
| ICC      |                | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$                           | 3.6 V           |                        | 40   | μA   |
| ∆ICC     |                | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 3.6 V    |                        | 750  | μA   |
| Ci       | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND                        | 3.3 V           | 3                      | -+   | pF   |
| Cio      | A or B ports   | $V_{O} = V_{CC} \text{ or } GND$                               | 3.3 V           | 7                      | -+   | pF   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. <sup>‡</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. § For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.



SCES058F - NOVEMBER 1995 - REVISED SEPTEMBER 1999

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

|                 |                   |                                   | V <sub>CC</sub> = 1.8 V |     | V <sub>CC</sub> = 1.8 V V <sub>CC</sub> = 2<br>± 0.2 |     | $\begin{array}{c} V_{CC} = 2.5 \text{ V} \\ \pm 0.2 \text{ V} \end{array}  V_{CC} = 2.7 \text{ V} \end{array}$ |     | $\begin{array}{c c} C = 1.8 \text{ V} & V_{\text{CC}} = 2.5 \text{ V} \\ \pm 0.2 \text{ V} & V_{\text{CC}} = 2.7 \text{ V} & \frac{V_{\text{CC}}}{\pm} \end{array}$ |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |  | UNIT |
|-----------------|-------------------|-----------------------------------|-------------------------|-----|------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------|--|------|
|                 |                   |                                   | MIN                     | MAX | MIN                                                  | MAX | MIN                                                                                                            | MAX | MIN                                                                                                                                                                 | MAX |                                    |  |      |
| fclock          | Clock frequency   |                                   |                         | †   |                                                      | 120 |                                                                                                                | 125 |                                                                                                                                                                     | 150 | MHz                                |  |      |
| tw              | Pulse duration, 0 | CLK high or low                   | †                       |     | 3.2                                                  |     | 3.2                                                                                                            |     | 3                                                                                                                                                                   |     | ns                                 |  |      |
|                 |                   | A data before CLKAB↑              | †                       |     | 1.3                                                  |     | 1.3                                                                                                            |     | 1.3                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | B data before CLK2BA↑             | †                       |     | 2.1                                                  |     | 1.8                                                                                                            |     | 1.7                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | B data before CLK1BA↑             | †                       |     | 1.3                                                  |     | 1.2                                                                                                            |     | 1.1                                                                                                                                                                 |     |                                    |  |      |
| t <sub>su</sub> | Setup time        | SEL before CLK2BA↑                | †                       |     | 3.3                                                  |     | 3.3                                                                                                            |     | 3.3                                                                                                                                                                 |     | ns                                 |  |      |
|                 |                   | CLKENAB before CLKAB <sup>↑</sup> | †                       |     | 2.1                                                  |     | 1.9                                                                                                            |     | 1.6                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | CLKENBA before CLK1BA↑            | †                       |     | 2.7                                                  |     | 2.5                                                                                                            |     | 2.1                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | CLKENBA before CLK2BA↑            | †                       |     | 2.7                                                  |     | 2.5                                                                                                            |     | 2.2                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | A data after CLKAB↑               | †                       |     | 0.7                                                  |     | 0.4                                                                                                            |     | 0.9                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | B data after CLK2BA↑              | †                       |     | 0.4                                                  |     | 0                                                                                                              |     | 0.6                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | B data after CLK1BA↑              | †                       |     | 0.8                                                  |     | 0.4                                                                                                            |     | 1                                                                                                                                                                   |     |                                    |  |      |
| t <sub>h</sub>  | Hold time         | SEL after CLK2BA↑                 | †                       |     | 0                                                    |     | 0                                                                                                              |     | 0.1                                                                                                                                                                 |     | ns                                 |  |      |
|                 |                   | CLKENAB after CLKAB <sup>↑</sup>  | †                       |     | 0.1                                                  |     | 0.3                                                                                                            |     | 0.3                                                                                                                                                                 |     |                                    |  |      |
|                 |                   | CLKENBA after CLK1BA <sup>↑</sup> | †                       |     | 0                                                    |     | 0                                                                                                              |     | 0.1                                                                                                                                                                 |     |                                    |  |      |
| 1               |                   | CLKENBA after CLK2BA <sup>↑</sup> | +                       |     | 0                                                    |     | 0                                                                                                              |     | 0                                                                                                                                                                   |     |                                    |  |      |

<sup>†</sup> This information was not available at the time of publication.

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

| PARAMETER        | FROM<br>(INPUT)  | TO  | V <sub>CC</sub> = 1.8 V |     | V <sub>CC</sub> = 1.8 V |     | V <sub>CC</sub> = 1.8 V |     | V <sub>CC</sub> =<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|------------------|------------------|-----|-------------------------|-----|-------------------------|-----|-------------------------|-----|----------------------------|--------------|-------------------|-------|----------------------------|--------------|------|
|                  | (INPUT) (OUTPUT) | MIN | MAX                     | MIN | MAX                     | MIN | MAX                     | MIN | MAX                        |              |                   |       |                            |              |      |
| f <sub>max</sub> |                  |     | †                       |     | 120                     |     | 125                     |     | 150                        |              | MHz               |       |                            |              |      |
| <b>.</b>         | CLKAB            | В   |                         | †   | 1                       | 5.5 |                         | 5.4 | 1                          | 4.7          | 20                |       |                            |              |      |
| <sup>t</sup> pd  | CLK2BA           | A   |                         | †   | 1                       | 4.5 |                         | 4.4 | 1                          | 4.2          | ns                |       |                            |              |      |
|                  | OEBA             | A   |                         | †   | 1                       | 6.1 |                         | 6.1 | 1                          | 5.1          |                   |       |                            |              |      |
| ten              | OEAB             | В   |                         | †   | 1                       | 6.7 |                         | 6.8 | 1                          | 5.7          | ns                |       |                            |              |      |
| <b>*</b>         | OEBA             | A   |                         | †   | 1                       | 6.3 |                         | 5.4 | 1                          | 4.9          | 20                |       |                            |              |      |
| <sup>t</sup> dis | OEAB             | В   |                         | †   | 1                       | 6.3 |                         | 5.4 | 1                          | 4.9          | ns                |       |                            |              |      |

<sup>†</sup>This information was not available at the time of publication.

## operating characteristics, $T_A = 25^{\circ}C$

| Γ | PARAMETER       |                               | PARAMETER TEST CONDITIONS         |                                                     |     |     | V <sub>CC</sub> = 3.3 V | UNIT |
|---|-----------------|-------------------------------|-----------------------------------|-----------------------------------------------------|-----|-----|-------------------------|------|
|   |                 |                               | TEST CONDITIONS                   | TYP                                                 | TYP | TYP | UNIT                    |      |
| Γ | <u> </u>        | Power dissipation capacitance | Power dissipation Outputs enabled |                                                     | †   | 160 | 160                     | ρF   |
| L | C <sub>pd</sub> |                               | Outputs disabled                  | $C_{L} = 50 \text{ pF}, \text{ f} = 10 \text{ MHz}$ | †   | 160 | 160                     | рг   |

<sup>†</sup>This information was not available at the time of publication.



SCES058F - NOVEMBER 1995 - REVISED SEPTEMBER 1999



- NOTES: A. C<sub>1</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.

  - tpLZ and tpHZ are the same as tdis. E.
  - F. tpzL and tpzH are the same as ten.
  - G. tPLH and tPHL are the same as tpd.





SCES058F - NOVEMBER 1995 - REVISED SEPTEMBER 1999



- NOTES: A. CI includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.

  - E. tPLZ and tPHZ are the same as tdis.
  - F. tpzL and tpzH are the same as ten. G. tpl H and tpHI are the same as tpd.

#### Figure 2. Load Circuit and Voltage Waveforms



SCES058F - NOVEMBER 1995 - REVISED SEPTEMBER 1999



- NOTES: A. CL includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tPLZ and tPHZ are the same as tdis.
  - F. tpzL and tpzH are the same as ten.
  - G. tPLH and tPHL are the same as tpd.





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated