## 捷多邦,专业PCB打样工厂,24**SN54总400**, SN74LV00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

SCLS182C - FEBRUARY 1993 - REVISED APRIL 1996

- EPIC ™ (Enhanced-Performance Implanted CMOS) 2-µ Process
- Typical V<sub>OLP</sub> (Output Ground Bounce)
  < 0.8 V at V<sub>CC</sub>, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
  2 V at V<sub>CC</sub>, T<sub>A</sub> = 25°C
- ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 250 mA
  Per JEDEC Standard JESD-17
- Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW), Ceramic Flat (W) Packages, Chip Carriers (FK), and (J) 300-mil DIPs

### description

These quadruple 2-input positive-NAND gates are designed for 2.7-V to 5.5-V V<sub>CC</sub> operation.

The <u>'LV00</u> perform the Boolean function  $Y = A \cdot B$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

The SN74LV00 is available in TI's shrink small-outline package (DB), which provides the same I/O pin count and functionality of standard small-outline packages in less than half the printed-circuit-board area.

SN54LV00 . . . J OR W PACKAGE SN74LV00 . . . D, DB, OR PW PACKAGE (TOP VIEW)



SN54LV00 . . . FK PACKAGE (TOP VIEW)



NC – No internal connection

The SN54LV00 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LV00 is characterized for operation from –40°C to 85°C.

# FUNCTION TABLE (each gate)

| INP | JTS | OUTPUT |  |  |  |  |  |  |  |  |
|-----|-----|--------|--|--|--|--|--|--|--|--|
| Α   | В   | Υ      |  |  |  |  |  |  |  |  |
| Н   | Н   | L      |  |  |  |  |  |  |  |  |
| L   | Χ   | H      |  |  |  |  |  |  |  |  |
| Х   | L   | Н      |  |  |  |  |  |  |  |  |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





## SN54LV00, SN74LV00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

SCLS182C - FEBRUARY 1993 - REVISED APRIL 1996

### logic symbol<sup>†</sup>

### logic diagram, each gate (positive logic)





Pin numbers shown are for D, DB, J, PW, and W packages.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                                                           |                                            |
|-------------------------------------------------------------------------------------------------|--------------------------------------------|
| Output voltage range, VO (see Notes 1 and 2)                                                    | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                                   |                                            |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                      | ±25 mA                                     |
| Continuous current through V <sub>CC</sub> or GND                                               | ±50 mA                                     |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 3): D package         | 1.25 W                                     |
| DB or PW pac                                                                                    | kage 0.5 W                                 |
| Storage temperature range, T <sub>stg</sub>                                                     | –65°C to 150°C                             |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. This value is limited to 7 V maximum.
  - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

SCLS182C - FEBRUARY 1993 - REVISED APRIL 1996

### recommended operating conditions (see Note 4)

|       |                                                                     |                                            | SN54LV00 |      | SN74 | LV00 | UNIT |
|-------|---------------------------------------------------------------------|--------------------------------------------|----------|------|------|------|------|
|       |                                                                     |                                            | MIN      | MAX  | MIN  | MAX  | UNII |
| Vcc   | Supply voltage                                                      |                                            | 2.7      | 5.5  | 2.7  | 5.5  | V    |
| \/    | High lovel input veltege                                            | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2        |      | 2    |      | V    |
| VIH   | High-level input voltage                                            | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 3.15     |      | 3.15 |      | V    |
| V     | Low-level input voltage                                             | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |          | 0.8  |      | 0.8  | V    |
| VIL   | Low-level iliput voltage                                            | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |          | 1.65 |      | 1.65 |      |
| VI    | Input voltage                                                       |                                            | 0        | Vcc  | 0    | VCC  | V    |
| ۷o    | Output voltage                                                      |                                            | 0        | VCC  | 0    | VCC  | V    |
| 1     | High-level output current                                           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 30       | -6   |      | -6   | mA   |
| Iон   |                                                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | PO       | -12  |      | -12  | IIIA |
| la.   | Law level output ourrent                                            | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | V        | 6    |      | 6    | A    |
| IOL   | Low-level output current $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                                            |          | 12   |      | 12   | mA   |
| Δt/Δν | Input transition rise or fall rate                                  |                                            | 0        | 100  | 0    | 100  | ns/V |
| TA    | Operating free-air temperature                                      |                                            | -55      | 125  | -40  | 85   | °C   |

NOTE 4: Unused inputs must be held high or low to prevent them from floating.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER       | TEST CONDITIONS                         |                                        | Vt           | SN54LV00 |      |                      | SI  | UNIT |      |    |
|-----------------|-----------------------------------------|----------------------------------------|--------------|----------|------|----------------------|-----|------|------|----|
| PARAMETER       | l lesi coi                              | v <sub>cc</sub> †                      | MIN          | TYP      | MAX  | MIN                  | TYP | MAX  | UNII |    |
|                 | I <sub>OH</sub> = -100 μA               | MIN to MAX                             | VCC - C      | ).2      |      | V <sub>C</sub> C - 0 | .2  |      |      |    |
| Voн             | I <sub>OH</sub> = -6 mA                 |                                        | 3 V          | 2.4      |      |                      | 2.4 |      |      | V  |
|                 | I <sub>OH</sub> = -12 mA                | 4.5 V                                  | 3.6          |          |      | 3.6                  |     |      |      |    |
|                 | I <sub>OL</sub> = 100 μA                | = 100 μΑ                               |              |          |      | 0.2                  |     |      | 0.2  |    |
| V <sub>OL</sub> | I <sub>OL</sub> = 6 mA                  | 3 V                                    |              | ,        | 0.4  |                      |     | 0.4  | V    |    |
|                 | I <sub>OL</sub> = 12 mA                 | 4.5 V                                  |              | J. J.    | 0.55 |                      |     | 0.55 |      |    |
| 1.              | V <sub>I</sub> = V <sub>CC</sub> or GND |                                        | 3.6 V        |          | Q    | ±1                   |     |      | ±1   |    |
| t <sub>l</sub>  | V  = VCC OF GIVE                        |                                        | 5.5 V        |          | 0    | ±1                   |     |      | ±1   | μΑ |
| loo             | V <sub>I</sub> = V <sub>CC</sub> or GND | la 0                                   | 3.6 V        | 6        | Ž,   | 20                   |     |      | 20   |    |
| lcc             |                                         | IO = 0                                 | 5.5 V        | 97       |      | 20                   |     |      | 20   | μΑ |
| ΔICC            | One input at V <sub>CC</sub> – 0.6 V    | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V |          |      | 500                  |     |      | 500  | μΑ |
| 0.              |                                         |                                        | 3.3 V        |          | 2.5  |                      |     | 2.5  |      |    |
| Ci              | AI = ACC of GMD                         | VI = VCC or GND                        |              |          | 1.5  |                      |     | 1.5  |      | pF |

 $<sup>\ \ \</sup>text{$^{+}$ For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.}$ 

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

|                 |                 |                |                               | SN54LV00 |                                            |     |     |                         |     |      |    |
|-----------------|-----------------|----------------|-------------------------------|----------|--------------------------------------------|-----|-----|-------------------------|-----|------|----|
| PARAMETER       | FROM (INPUT) (C | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V ± 0.5 V |          | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |     |     | V <sub>CC</sub> = 2.7 V |     | UNIT |    |
|                 | ( 51)           | (6611 61)      | MIN                           | TYP      | MAX                                        | MIN | TYP | MAX                     | MIN | MAX  |    |
| <sup>t</sup> pd | А               | Y              |                               | 6        | 11                                         |     | 9   | 15                      |     | 18   | ns |



# SN54LV00, SN74LV00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

SCLS182C - FEBRUARY 1993 - REVISED APRIL 1996

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

|                 |                 |                | SN74LV00                 |     |                                            |     |     |                         |     |      |    |
|-----------------|-----------------|----------------|--------------------------|-----|--------------------------------------------|-----|-----|-------------------------|-----|------|----|
| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 5 V \pm 0.5 V$ |     | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |     |     | V <sub>CC</sub> = 2.7 V |     | UNIT |    |
|                 |                 |                | MIN                      | TYP | MAX                                        | MIN | TYP | MAX                     | MIN | MAX  |    |
| t <sub>pd</sub> | А               | Y              |                          | 6   | 11                                         |     | 9   | 15                      |     | 18   | ns |

# operating characteristics, $T_A = 25^{\circ}C$

| PARAMETER |                                                                | TEST CONDITIONS                                  | VCC   | TYP | UNIT |
|-----------|----------------------------------------------------------------|--------------------------------------------------|-------|-----|------|
| <u> </u>  | Downs dissination conscitance per gets                         | C 50 pF                                          | 3.3 V | 23  | pF   |
| Cpd       | Power dissipation capacitance per gate C <sub>L</sub> = 50 pF, | $C_L = 50 \text{ pF}, \qquad f = 10 \text{ MHz}$ | 5 V   | 23  |      |

LOW- AND HIGH-LEVEL ENABLING

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq 2.5$  ns.  $t_f \leq 2.5$  ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.

**INVERTING AND NONINVERTING OUTPUTS** 

- F. tpZL and tpZH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated