查询SN74AS304供应商

# SN74AS304 OCTAL DIVIDE-BY-2 CIRCUITS/CLOCK DRIVERS

|                                                                                                                                                                                          | D3555, JULY 1990                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Maximum Output Skew of 1 ns                                                                                                                                                              | D OR N PACKAGE                                                                                     |
| Maximum Pulse Skew of 1 ns                                                                                                                                                               | J TOTA                                                                                             |
| <ul> <li>Center-Pin V<sub>CC</sub> and GND Configurations to<br/>Minimize High-Speed Switching Noise</li> </ul>                                                                          | Q3[ 1 16] Q2<br>Q4[ 2 15] Q1<br>GND[ 3 14] CLR                                                     |
| <ul> <li>Package Options Include Plastic "Small<br/>Outline" Packages, and Standard Plastic<br/>300-mil DIPs</li> </ul>                                                                  | GND[] 4 13 ] V <sub>CC</sub><br>GND[] 5 12 ] V <sub>CC</sub><br>Q5[] 6 11 ] CLK<br>Q6[] 7 10 ] PRE |
| description                                                                                                                                                                              |                                                                                                    |
| The SN74AS304 contains eight flip-flops<br>designed to have low skew between outputs. The<br>eight outputs (in-phase with CLK) toggle on<br>'successive CLK pulses. PRE and CLR pins are | ABE WWW.ozsc.com                                                                                   |

The SN74AS304 has output and pulse skew parameters  $t_{sk(0)}$  and  $t_{sk(p)}$  to ensure performances as a clock driver when a divide-by-two function is required.

The SN74AS304 is characterized for operation from 0°C to 70°C.

|     | INPUTS OUTF |     | OUTPUTS        |
|-----|-------------|-----|----------------|
| CLR | PRE         | CLK | Q1–Q8          |
| L   | Н           | X   | L              |
| н   | L           | x   | н              |
| L   | L           | x   | LŤ             |
| Н   | н           | t   | Q0             |
| н   | н           | L   | Q <sub>0</sub> |

FUNCTION TABLE

provided to set the Q outputs high or low

independent of the CLK input.

<sup>†</sup> This configuration will not persist when PRE or CLR returns to its inactive (high) level.

#### logic symbol<sup>‡</sup>



 This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.





#### logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                  |
|--------------------------------------------------|
| Input voltage, VI                                |
| Operating free-air temperature range 0°C to 70°C |
| Storage temperature range – 65°C to 150°C        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|     |                                | MIN | NOM | MAX         | UNIT |
|-----|--------------------------------|-----|-----|-------------|------|
| Vcc | Supply voltage                 | 4.5 | 5   | <b>5</b> .5 | V    |
| VIH | High-level input voltage       | 2   |     |             | V    |
| VIL | Low-level input voltage        |     |     | 0.8         | V    |
| ЮН  | High-level output current      |     |     | - 24        | mA   |
| IOL | Low-level output current       |     |     | 48          | mA   |
| TA  | Operating free-air temperature | 0   |     | 70          | °C   |



| PARAMETER | TEST C                   | MIN TY                    | P <sup>†</sup> MAX | UNIT    |    |
|-----------|--------------------------|---------------------------|--------------------|---------|----|
| VIK       | V <sub>CC</sub> = 4.5 V, | lį = 18 mA                |                    | - 1.2   | V  |
|           | V <sub>CC</sub> = 4.5 V, | 1 <sub>OH</sub> = 2 mA    | Vcc <sup>-2</sup>  |         | v  |
| Voн       | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = - 24 mA | 2 2                | 2.8     | v  |
| VOL       | V <sub>CC</sub> = 4.5 V, | IOL = 48 mA               |                    | 0.3 0.5 | V  |
| 4         | V <sub>CC</sub> = 5.5 V, | V <sub>1</sub> = 7 V      |                    | 0.1     | mA |
| Iн        | V <sub>CC</sub> = 5.5 V, | VI = 2.7 V                |                    | 20      | μA |
| lιL       | V <sub>CC</sub> = 5.5 V, | V <sub>1</sub> = 0.4 V    |                    | - 0.5   | mA |
|           | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V   | - 50               | - 150   | mA |
|           | V <sub>CC</sub> = 5.5 V, | See Note 1                |                    | 45 75   | mA |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 1: I<sub>CC</sub> is measured with CLK and PRE grounded, then with CLK and CLR grounded.

#### timing requirements

| PARAMETER         |                        |                     | MIN | NOM | MAX | UNIT |
|-------------------|------------------------|---------------------|-----|-----|-----|------|
| fclock            | Clock frequency        |                     | 0   |     | 80  | MHz  |
| 0.00.             |                        | CLK high            | 4   |     |     |      |
| tw Pulse duration | CLK low                | 6                   |     |     | ns  |      |
|                   |                        | CLR or PRE low      | 5   |     |     |      |
| t <sub>su</sub>   | Setup time before CLK† | CLR or PRE inactive | 6   |     |     | ns   |

## switching characteristics over recommended operating free-air temperature range (see Figure 1)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                         | MIN | TYP† | мах | UNIT |
|--------------------|-----------------|----------------|---------------------------------------------------------|-----|------|-----|------|
| fmax <sup>§</sup>  |                 |                |                                                         | 80  |      |     | MHz  |
| <sup>t</sup> PLH   |                 |                |                                                         | 2   | 6    | 9   |      |
| <sup>t</sup> PHL   | CLK             | Q              | $R_L = 500 \Omega$ , $C_L = 50 pF$                      | 2   | 6    | 9   | ns   |
| tPLH               |                 |                |                                                         | 3   | 7    | 12  |      |
| <sup>t</sup> PHL   | PRE or CLR      | Q              | $R_L = 500 \Omega$ , $C_L = 50 pF$                      | 3   | 7    | 12  | ns   |
| tsk(o)             | CLK             | Q              | $R_{L} = 500 \Omega$ , $C_{L} = 10 pF$ to 30 pF         |     |      | 1   | ns   |
| 011(0)             | Q1. Q8          |                |                                                         | 1   |      |     |      |
| <sup>t</sup> sk(p) | CLK             | Q2 to Q7       | $R_{L} = 500 \Omega$ , $C_{L} = 10 \text{ pF to 30 pF}$ |     |      | 1.5 | ns   |
| tr                 | 1               | L              |                                                         |     |      | 4.5 | ns   |
| tr                 |                 |                |                                                         |     |      | 3.5 | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . § f<sub>max</sub> minimum values are at  $C_L = 0$  to 30 pF.





NOTES: A. CL includes probe and jig capacitance.

B. Input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, t<sub>f</sub> = 2.5 ns, t<sub>f</sub> = 2.5 ns.

Figure 1. Load Circuit and Voltage Waveforms





NOTES: A. t<sub>sk(0</sub>), CLK to Q, is calculated as the greater of the following:
1. The difference between the fastest and slowest of tp<sub>LHn</sub> (n = 1, 2, 3 . . ., 8).
2. The difference between the fastest and slowest of tp<sub>HLn</sub> (n = 1, 2, 3 . . ., 8).
B. t<sub>sk(p)</sub> is defined at the greater of | tp<sub>LHn</sub> - tp<sub>HLn</sub> | (n = 1, 2, 3, . . ., 8).

Figure 2. Waveforms for Calculation of tsk(o)

Texas

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated