## 捷多邦,专业PCB打样工厂, 2**SN5416135**, SN74F175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLIFAR

SDFS058A - D2932, MARCH 1987 - REVISED OCTOBER 1993

- Contain Four Flip-Flops With Double-Rail Outputs
- Buffered Clock and Direct Clear Inputs
- Applications Include:

   Buffer/Storage Registers
   Shift Registers
   Pattern Generators
- Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs

#### description

These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic with a direct clear ( $\overline{\text{CLR}}$ ) input. Information at the data (D) inputs meeting setup time requirements is transferred to outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.

The SN54F175 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74F175 is characterized for operation from 0°C to 70°C.

SN54F175 . . . J PACKAGE SN74F175 . . . D OR N PACKAGE (TOP VIEW)



SN54F175 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### **FUNCTION TABLE**

|   |     | INPUTS     | OUTPUTS |       |                  |  |  |
|---|-----|------------|---------|-------|------------------|--|--|
|   | CLR | CLK        | D       | Q     | Q                |  |  |
| Ì | L   | L X        |         | L     | Н                |  |  |
|   | Н   | $\uparrow$ | Н       | Н     | L                |  |  |
|   | Н   | $\uparrow$ | L       | L     | Н                |  |  |
|   | Н   | L          | Χ       | $Q_0$ | $\overline{Q}_0$ |  |  |

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



Pin numbers shown are for the D, J, and N packages.



SDFS058A - D2932, MARCH 1987 - REVISED OCTOBER 1993

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                 |                          |
|-------------------------------------------------------|--------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)      | 1.2 V to 7 V             |
| Input current range                                   | -30 mA to 5 mA           |
| Voltage range applied to any output in the high state | 0.5 V to V <sub>CC</sub> |
| Current into any output in the low state              | 40 mA                    |
| Operating free-air temperature range: SN54F175        | -55°C to 125°C           |
| SN74F175                                              | 0°C to 70°C              |
| Storage temperature range                             | -65°C to 150°C           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input voltage ratings may be exceeded provided the input current ratings are observed.

#### recommended operating conditions

|          |                                | SN54F175 |     |            | S   | UNIT |     |      |
|----------|--------------------------------|----------|-----|------------|-----|------|-----|------|
|          |                                | MIN      | NOM | MAX        | MIN | NOM  | MAX | UNIT |
| Vcc      | Supply voltage                 | 4.5      | 5   | 5.5        | 4.5 | 5    | 5.5 | V    |
| VIH      | High-level input voltage       | 2        |     |            | 2   |      |     | V    |
| $V_{IL}$ | Low-level input voltage        |          |     | 0.8        |     |      | 0.8 | V    |
| lik      | Input clamp current            |          |     | -18        |     |      | -18 | mA   |
| loh      | High-level output current      |          |     | <b>–</b> 1 |     |      | - 1 | mA   |
| loL      | Low-level output current       |          |     | 20         |     |      | 20  | mA   |
| TA       | Operating free-air temperature | -55      |     | 125        | 0   |      | 70  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS            |                          | S   | SN54F175         |       |     | SN74F175         |       |      |
|-----------------|----------------------------|--------------------------|-----|------------------|-------|-----|------------------|-------|------|
| PARAMETER       |                            | TEST CONDITIONS          | MIN | TYP <sup>‡</sup> | MAX   | MIN | TYP <sup>‡</sup> | MAX   | UNIT |
| VIK             | $V_{CC} = 4.5 \text{ V},$  | $I_{I} = -18 \text{ mA}$ |     |                  | -1.2  |     |                  | -1.2  | V    |
| Vou             | $V_{CC} = 4.5 \text{ V},$  | I <sub>OH</sub> = – 1 mA | 2.5 | 3.4              |       | 2.5 | 3.4              |       | V    |
| VOH             | $V_{CC} = 4.75 \text{ V},$ | $I_{OH} = -1 \text{ mA}$ |     |                  |       | 2.7 |                  |       |      |
| V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V},$  | $I_{OL} = 20 \text{ mA}$ |     | 0.3              | 0.5   |     | 0.3              | 0.5   | V    |
| lį              | $V_{CC} = 5.5 \text{ V},$  | V <sub>I</sub> = 7 V     |     |                  | 0.1   |     |                  | 0.1   | mA   |
| lн              | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V   |     |                  | 20    |     |                  | 20    | μΑ   |
| I <sub>IL</sub> | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0.5 V   |     |                  | - 0.6 |     |                  | - 0.6 | mA   |
| los§            | $V_{CC} = 5.5 V$ ,         | V <sub>O</sub> = 0       | -60 |                  | -150  | -60 |                  | -150  | mA   |
| Icc             | V <sub>CC</sub> = 5.5 V,   | See Note 2               |     | 22.5             | 34    |     | 22.5             | 34    | mA   |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

NOTE 2: ICC is measured with outputs open with 4.5 V applied to all data inputs after a momentary ground followed by 4.5 V applied to CLK.



<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

## SN54F175, SN74F175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

SDFS058A - D2932, MARCH 1987 - REVISED OCTOBER 1993

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                               |             | V <sub>CC</sub> = T <sub>A</sub> = 7 |     | SN54F175 |     | SN74F175 |     | UNIT |
|-----------------|-----------------------------------------------|-------------|--------------------------------------|-----|----------|-----|----------|-----|------|
|                 |                                               |             | MIN                                  | MAX | MIN      | MAX | MIN      | MAX |      |
| fclock          | Clock frequency                               |             | 0                                    | 100 | 0        | 100 | 0        | 100 | MHz  |
|                 | Pulse duration                                | CLK high    | 4                                    |     | 4        |     | 4        |     |      |
| t <sub>W</sub>  |                                               | CLK low     | 5                                    |     | 5        |     | 5        |     | ns   |
|                 |                                               | CLR low     | 5                                    |     | 5        |     | 5        |     |      |
| l.              | Setup time, data before CLK↑                  | High or low | 3                                    |     | 3        |     | 3        |     | 20   |
| t <sub>su</sub> | Setup time, inactive state, data before CLK↑† | CLR high    | 5                                    |     | 5        |     | 5        |     | ns   |
| th              | Hold time, data after CLK↑                    | High or low | 1                                    |     | 1        |     | 1        |     | ns   |

<sup>†</sup> Inactive-state setup time is also referred to as recovery time.

#### switching characteristics (see Note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)               | C <sub>I</sub><br>R <sub>I</sub> | $V_{CC}$ = 5 V,<br>$C_{L}$ = 50 pF,<br>$R_{L}$ = 500 Ω,<br>$T_{A}$ = 25°C |      | C <sub>L</sub><br>R <sub>L</sub> | = 50 pF<br>= 500 Ω |      | V,   | UNIT |
|------------------|-----------------|------------------------------|----------------------------------|---------------------------------------------------------------------------|------|----------------------------------|--------------------|------|------|------|
|                  | , ,             | (000000)                     |                                  | ′F175                                                                     |      | SN54                             | F175               | SN74 | F175 |      |
|                  |                 |                              | MIN                              | TYP                                                                       | MAX  | MIN                              | MAX                | MIN  | MAX  |      |
| f <sub>max</sub> |                 |                              | 100                              | 140                                                                       |      | 100                              |                    | 100  |      | MHz  |
| <sup>t</sup> PLH | CLK             | Q or $\overline{\mathbb{Q}}$ | 3.2                              | 4.6                                                                       | 6.5  | 2.7                              | 8.5                | 3.2  | 7.5  | ns   |
| <sup>t</sup> PHL |                 | QorQ                         | 3.2                              | 6.1                                                                       | 8.5  | 3.2                              | 10.5               | 3.2  | 9.5  | 115  |
| <sup>t</sup> PLH | CLR             | Ια                           | 3.2                              | 6.1                                                                       | 8.5  | 3.2                              | 10                 | 3.2  | 9    | ns   |
| <sup>t</sup> PHL |                 | Q                            | 3.7                              | 8.6                                                                       | 11.5 | 3.7                              | 15                 | 3.7  | 13   | 115  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 3: Load circuits and waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated