#### 查询SN75LBC976供应商

### 捷多邦,专业PCB打样工厂,24小时加急出SN75LBC976 9-CHANNEL DIFFERENTIAL TRANSCEIVER

DL PACKAGE

SLLS133D - AUGUST 1992 - REVISED MAY 1995

- Nine Differential Channels for the Data and Control Paths of the Differential Small Computer Systems Interface (SCSI) and Intelligent Peripheral Interface (IPI-2)
- Meets or Exceeds the Requirements of ANSI Standard RS-485 and ISO 8482:1987(E)
- Packaged in Shrink Small-Outline Package With 25-mil Terminal Pitch
- Designed to Operate at 10 Million Transfers
  Per Second
- Low Disabled Supply Current 1.4 mA Typical
- Thermal-Shutdown Protection
- Power-Up/Power-Down Glitch Protection
- Positive and Negative Output-Current Limiting
- Open-Circuit Fail-Safe Receiver Design

#### description

The SN75LBC976 is a nine-channel differential transceiver based on the 75LBC176 LinASIC<sup>™</sup> cell. Use of TI's LinBiCMOS<sup>™†</sup> process technology allows the power reduction necessary to integrate nine differential transceivers. On-chip enabling logic makes this device applicable for the data path (eight data bits plus parity) and the control path (nine bits) for both the Small Computer Systems Interface (SCSI) and the Intelligent Peripheral Interface (IPI-2) standard data interfaces.

The SN75LBC976 is packaged in a shrink small-outline package (DL) with improved thermal characteristics using heat-sink terminals. This package is ideal for low-profile, space-restricted applications such as hard disk drives.

The switching speed and testing capabilities of the SN75LBC976 are sufficient to transfer data over the data bus at 10 million transfers per second. Each of the nine channels conforms to the requirements of the ANSI RS-485 and ISO 8482:1987(E) standards referenced by ANSI X3.129-1986 (IPI), ANSI X3.131-1993 (SCSI-2), and the proposed SCSI-3 standards.

The SN75LBC976 is characterized for operation from 0°C to 70°C.

| <sup>†</sup> Patent pending |
|-----------------------------|

inASIC and LinBiCMOS are trademarks of Texas Instruments Incorporated.



|                                                                                                                                                          | (TOP VIEW)                                                                                                                                |                                                                                                                                        |                                                                                                                                                  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| GND<br>BSR<br>CRE<br>1A<br>1DE/RE<br>2DE/RE<br>3A<br>2DE/RE<br>4A<br>4DE/RE<br>VCC<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25 | 56<br>55<br>54<br>53<br>52<br>51<br>50<br>49<br>48<br>47<br>46<br>43<br>42<br>41<br>40<br>38<br>37<br>36<br>33<br>37<br>36<br>33<br>32 | )<br>CDE2<br>CDE1<br>CDE0<br>9B+<br>9B-<br>8B+<br>8B-<br>7B+<br>7B-<br>6B+<br>6B-<br>Vcc<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND<br>GND |  |  |  |  |  |
| 8DE/RE [<br>9A [<br>9DE/RE [                                                                                                                             | 26<br>27<br>28                                                                                                                            | 31<br>30<br>29                                                                                                                         | ] 2B+<br>] 2B–<br>] 1B+<br>] 1B–                                                                                                                 |  |  |  |  |  |
|                                                                                                                                                          |                                                                                                                                           |                                                                                                                                        |                                                                                                                                                  |  |  |  |  |  |

Pins 13 through 17 and 40 through 44 are connected together to the package lead frame and signal ground.

### SLLS133D - AUGUST 1992 - REVISED MAY 1995



<sup>†</sup> For additional logic diagrams, see Application Information, Table 1 and Figures 7 through 44.



SLLS133D - AUGUST 1992 - REVISED MAY 1995



#### schematics of inputs and outputs

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)           | -0.3 V to 7 V    |
|--------------------------------------------------------------|------------------|
| Bus voltage range                                            | -10 V to 15 V    |
| Data I/O and control (A-side) voltage range                  | -0.3 V to 7 V    |
| Continuous power dissipation int                             | ternally limited |
| Operating free-air temperature range, T <sub>A</sub>         | . 0°C to 70°C    |
| Storage temperature range, T <sub>stg</sub> – e              | 65°C to 150°C    |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to GND.



SLLS133D - AUGUST 1992 - REVISED MAY 1995

#### recommended operating conditions

|                                                                                                                       |                      | MIN  | NOM | MAX  | UNIT |
|-----------------------------------------------------------------------------------------------------------------------|----------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                                                                                       |                      | 4.75 | 5   | 5.25 | V    |
| (oltage at any bus terminal (separately or common-mode). Vo. VI. or VIC B+ or B-                                      |                      |      |     | 12   | V    |
| oltage at any bus terminal (separately or common-mode), V <sub>O</sub> , V <sub>I</sub> , or V <sub>IC</sub> B+ or B- |                      |      | -7  | v    |      |
| High-level input voltage, V <sub>IH</sub>                                                                             | All except B+ and B- | 2    |     |      | V    |
| Low-level input voltage, VIL                                                                                          | All except B+ and B- |      |     | 0.8  | V    |
|                                                                                                                       | B+ or B-             |      |     | -60  | mA   |
| High-level output current, IOH                                                                                        | А                    |      |     | -8   | mA   |
|                                                                                                                       | B+ or B-             |      |     | 60   | mA   |
| Low-level output current, IOL                                                                                         | А                    |      |     | 8    | mA   |
| Operating free-air temperature, T <sub>A</sub>                                                                        |                      | 0    |     | 70   | °C   |

### device electrical characteristics over recommended ranges of operating conditions (unless otherwise noted)

|          | PARAMETE                                    | R                                  | TEST C                                      | ONDITIONS                          | MIN | TYP† | MAX  | UNIT |
|----------|---------------------------------------------|------------------------------------|---------------------------------------------|------------------------------------|-----|------|------|------|
| 1        | High lovel input ourrest                    | BSR, A, DE/RE, and CRE             |                                             | $\lambda = 2 \lambda$              |     |      | -200 | μΑ   |
| ЧН       | High-level input current                    | CDE0, CDE1, and CDE2               | See Figure 1                                | V <sub>IH</sub> = 2 V              |     |      | 100  | μΑ   |
| 1        |                                             | BSR, A, DE/RE, and CRE             | See Figure 1                                | <u>)//// 0.8.)/</u>                |     |      | -200 | μΑ   |
| ΊL       | Low-level input current                     | CDE0, CDE1, and CDE2               |                                             | V <sub>IL</sub> = 0.8 V            |     |      | 100  | μΑ   |
|          |                                             | All drivers and receivers disabled | BSR and CDE0 at 5 V,<br>Other inputs at 0 V |                                    |     | 1.4  | 3    | mA   |
| ICC      | Supply current                              | All receivers enabled              | No load,<br>All other input                 | V <sub>ID</sub> = 5 V,<br>s at 0 V |     | 29   | 45   | mA   |
|          |                                             | All drivers enabled                | BSR at 0 V,<br>All other input              | ,                                  |     | 4.8  | 10   | mA   |
| CO       | Bus port output capacitance                 | •                                  | B+ or B-                                    |                                    |     | 16   |      | pF   |
| <u> </u> | Device dissingtion conseitence <sup>†</sup> |                                    | One driver                                  |                                    |     | 460  |      | pF   |
| Cpd      | Power dissipation capacitance‡              |                                    | One receiver                                |                                    |     | 50   |      | рF   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>‡</sup> C<sub>pd</sub> determines the no-load dynamic current consumption; I<sub>S</sub> = C<sub>pd</sub> · V<sub>CC</sub> · f + I<sub>CC</sub>.

### driver electrical characteristics over recommended ranges of operating conditions (unless otherwise noted)

|     | PARAMETER                           | TEST CONDITIONS                         | MIN    | TYP | MAX  | UNIT |
|-----|-------------------------------------|-----------------------------------------|--------|-----|------|------|
| Vod | Differential output voltage         | $V_{test} = -7 V$ to 12 V, See Figure 2 | 1      | 2   |      | V    |
| IOS | Output short-circuit current        | See Figure 3                            |        |     | ±250 | mA   |
| Ioz | High-impedance-state output current | See receiver input cu                   | urrent |     |      |      |



SLLS133D - AUGUST 1992 - REVISED MAY 1995

### receiver electrical characteristics over recommended ranges of operating conditions (unless otherwise noted)

|                  | PARAMETER                         |                                         | TEST CON                                   | IDITIONS                               | MIN  | TYP <sup>†</sup> | MAX  | UNIT |
|------------------|-----------------------------------|-----------------------------------------|--------------------------------------------|----------------------------------------|------|------------------|------|------|
| Vон              | High-level output voltage         |                                         | V <sub>ID</sub> = 200 mV,<br>See Figure 1  | $I_{OH} = -8 \text{ mA},$              | 2.5  |                  |      | V    |
| V <sub>OL</sub>  | Low-level output voltage          |                                         | V <sub>ID</sub> = -200 mV,<br>See Figure 1 | I <sub>OL</sub> = 8 mA,                |      |                  | 0.8  | V    |
| VIT+             | Positive-going input threshold vo | Itage                                   | $I_{OH} = -8 \text{ mA},$                  | See Figure 1                           |      |                  | 0.2  | V    |
| VIT-             | Negative-going input threshold v  | oltage                                  | IOL = 8 mA,                                | See Figure 1                           | -0.2 |                  |      | V    |
| V <sub>hys</sub> | Receiver input hysteresis voltage | e (V <sub>IT+</sub> -V <sub>IT-</sub> ) |                                            |                                        |      | 45               |      | mV   |
|                  |                                   |                                         | $V_{I} = 12 V,$<br>Other input at 0 V,     | V <sub>CC</sub> = 5 V,<br>See Figure 1 |      | 0.7              | 1    | mA   |
| 1.               | Dessiver input surrent            | B+ and B–                               | $V_I = 12 V,$<br>Other input at 0 V,       | V <sub>CC</sub> = 0,<br>See Figure 1   |      | 0.8              | 1    | mA   |
| 1                | Receiver input current            |                                         | $V_{I} = -7 V$ ,<br>Other input at 0 V,    | V <sub>CC</sub> = 5 V,<br>See Figure 1 |      | -0.5             | -0.8 | mA   |
|                  |                                   |                                         | $V_{I} = -7 V$ ,<br>Other input at 0 V,    | V <sub>CC</sub> = 0,<br>See Figure 1   |      | -0.4             | -0.8 | mA   |
|                  | High-impedance-state output cur   | rent                                    | See Figure 1                               | V <sub>O</sub> = GND                   |      |                  | -200 | μA   |
| loz              |                                   | ion                                     | Geerigater                                 | AO = ACC                               |      |                  | 50   | μΑ   |

# driver switching characteristics over recommended operating conditions (unless otherwise noted) (see Figure 4)

|                      | PARAMETER                                                                                                         | TEST CO                | NDITIONS            | MIN  | TYP† | MAX  | UNIT |
|----------------------|-------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|------|------|------|------|
|                      |                                                                                                                   |                        |                     | 7.6  |      | 19.6 |      |
| <sup>t</sup> d(OD)   | Differential delay time, high- to low-level output ( $t_{d(ODH)}$ ) or low- to high-level output ( $t_{d(ODL)}$ ) | V <sub>CC</sub> = 5 V, | $T_A = 25^{\circ}C$ | 9.1  |      | 17.1 | ns   |
|                      | iow to high level output (ta(ODE))                                                                                | V <sub>CC</sub> = 5 V, | $T_A = 70^{\circ}C$ | 11.5 |      | 19.5 |      |
| • • • • •            | Skew limit, the maximum difference in propagation delay times                                                     |                        |                     |      |      | 12   |      |
| <sup>t</sup> sk(lim) | between any two drivers on any two devices                                                                        | V <sub>CC</sub> = 5 V, | See Note 2          |      |      | 8    | ns   |
| t <sub>sk(p</sub> )  | Pulse skew ( t <sub>d(ODL)</sub> - t <sub>d(ODH)</sub>  )                                                         |                        |                     |      | 0    | 6    | ns   |
| tt                   | Transition time (t <sub>r</sub> or t <sub>f</sub> )                                                               |                        |                     |      | 10   |      | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTE 2: This specification applies to any 5°C band within the operating temperature range.



SLLS133D - AUGUST 1992 - REVISED MAY 1995

#### receiver switching characteristics over recommended operating conditions (see Figure 5) (unless otherwise noted)

|                      | PARAMETER                                                                                                                     | TEST CO                | NDITIONS            | MIN  | TYP† | MAX  | UNIT |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|------|------|------|------|
|                      | <b>•</b>                                                                                                                      |                        |                     | 21.5 |      | 33   |      |
| t <sub>pd</sub>      | Propagation delay time, high- to low-level output (t <sub>PLH</sub> ) or<br>tpd low- to high-level output (t <sub>PHI</sub> ) |                        | $T_A = 25^{\circ}C$ | 22.6 |      | 31.6 | ns   |
|                      |                                                                                                                               | V <sub>CC</sub> = 5 V, | $T_A = 70^{\circ}C$ | 23.4 |      | 32.4 |      |
| +                    | Skew limit, the maximum difference in propagation delay times                                                                 |                        |                     |      |      | 12   | -    |
| <sup>t</sup> sk(lim) | between any two drivers on any two devices                                                                                    | V <sub>CC</sub> = 5 V, | See Note 2          |      |      | 9    | ns   |
| t <sub>sk(p</sub> )  | Pulse skew ( tpHL - tpLH )                                                                                                    |                        |                     |      | 2    | 6    | ns   |
| tt                   | Transition time (t <sub>r</sub> or t <sub>f</sub> )                                                                           |                        |                     |      | 3    |      | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTE 2: This specification applies to any 5°C band within the operating temperature range.

### transceiver switching characteristics over recommended operating conditions

|                 | PARAMETER                                                                 | TEST CONDITIONS | MIN | MAX | UNIT |
|-----------------|---------------------------------------------------------------------------|-----------------|-----|-----|------|
| ten(RXL)        | Enable time, transmit-to-receive to low-level output                      |                 |     | 150 | ns   |
| ten(RXH)        | Enable time, transmit-to-receive to high-level output                     |                 |     | 150 | ns   |
| ten(TXL)        | Enable time, receive-to-transmit to low-level output                      | See Figure 6    |     | 80  | ns   |
| ten(TXH)        | Enable time, receive-to-transmit to high-level output                     |                 |     | 80  | ns   |
| t <sub>su</sub> | Setup time, CDE0, CDE1, CDE2, BSR, or CRE to active input(s) or output(s) |                 | 150 |     | ns   |

### thermal characteristics

| PARAMETER       |                                         | TEST CON       | MIN         | TYP | MAX | UNIT |      |
|-----------------|-----------------------------------------|----------------|-------------|-----|-----|------|------|
| $R_{\theta JA}$ | Junction-to-free-air thermal resistance | Board mounted, | No air flow |     | 50  |      | °C/W |
| $R_{\theta JC}$ | Junction-to-case thermal resistance     |                |             |     | 12  |      | °C/W |

### PARAMETER MEASUREMENT INFORMATION



NOTE A: For the I<sub>OZ</sub> measurement, BSR is at 5 V and CDE0, CDE1, and CDE2 are at 0 V.

#### Figure 1. Receiver Test Circuit and Input Conditions



SLLS133D - AUGUST 1992 - REVISED MAY 1995



#### PARAMETER MEASUREMENT INFORMATION

Figure 2. Driver V<sub>OD</sub> Test Circuit



NOTE A: For the  $I_{\mbox{\scriptsize OZ}}$  test, the BSR input is at 5 V and all others are at 0 V.

Figure 3. Driver Test Circuit and Input Conditions



SLLS133D - AUGUST 1992 - REVISED MAY 1995



### PARAMETER MEASUREMENT INFORMATION

<sup>†</sup> Includes probe and jig capacitance.

NOTE A: The input is provided by a pulse generator with an output of 0 to 3 V, PRR of 1 MHz, 50% duty cycle,  $t_r$  and  $t_f < 6$  ns, and  $Z_O = 50 \Omega$ .

### Figure 4. Driver Test Circuit and Voltage Waveforms



SLLS133D - AUGUST 1992 - REVISED MAY 1995



PARAMETER MEASUREMENT INFORMATION

<sup>†</sup> Includes probe and jig capacitance.

NOTE A: The input is provided by a pulse generator with an output of 0 to 3 V, PRR of 1 MHz, 50% duty cycle, t<sub>r</sub> and t<sub>f</sub> < 6 ns, and Z<sub>O</sub> = 50  $\Omega$ .

Figure 5. Receiver Test Circuit and Voltage Waveforms



SLLS133D - AUGUST 1992 - REVISED MAY 1995



PARAMETER MEASUREMENT INFORMATION

NOTE A: The input is provided by a pulse generator with an output of 0 to 3 V, PRR of 1 MHz, 50% duty cycle,  $t_r$  and  $t_f < 6$  ns, and  $Z_O = 50 \Omega$ .

Figure 6. Enable Time Test Circuit and Voltage Waveforms



SLLS133D - AUGUST 1992 - REVISED MAY 1995



**TYPICAL CHARACTERISTICS** 











SLLS133D - AUGUST 1992 - REVISED MAY 1995



#### **TYPICAL CHARACTERISTICS**



Figure 11







SLLS133D - AUGUST 1992 - REVISED MAY 1995



**TYPICAL CHARACTERISTICS** 



SLLS133D – AUGUST 1992 – REVISED MAY 1995



#### **TYPICAL CHARACTERISTICS**











SLLS133D - AUGUST 1992 - REVISED MAY 1995

### **APPLICATION INFORMATION**

| SIGNAL | TERMINAL | SCSI DATA    | SCSI CONTROL | IPI DATA   | IPI CONTROL     |
|--------|----------|--------------|--------------|------------|-----------------|
| CDE0   | 54       | DIFFSENSE    | DIFFSENSE    | Vcc        | Vcc             |
| CDE1   | 55       | GND          | GND          | XMTA, XMTB | GND             |
| CDE2   | 56       | GND          | GND          | XMTA, XMTB | SLAVE/MASTER    |
| BSR    | 2        | GND          | GND          | GND, BSR   | GND             |
| CRE    | 3        | GND          | GND          | GND        | VCC             |
| 1A     | 4        | DB0, DB8     | ATN          | AD7, BD7   | NOT USED        |
| 1DE/RE | 5        | DBE0, DBE8   | INIT EN      | GND        | GND             |
| 2A     | 6        | DB1, DB9     | BSY          | AD6, BD6   | NOT USED        |
| 2DE/RE | 7        | DBE1, DBE9   | BSY EN       | GND        | GND             |
| ЗA     | 8        | DB2, DB10    | ACK          | AD5, BD5   | SYNC IN         |
| 3DE/RE | 9        | DBE2, DBE10  | INIT EN      | GND        | GND             |
| 4A     | 10       | DB3, DB11    | RST          | AD4, BD4   | SLAVE IN        |
| 4DE/RE | 11       | DBE3, DBE11  | GND          | GND        | GND             |
| 5A     | 19       | DB4, DB12    | MSG          | AD3, BD3   | NOT USED        |
| 5DE/RE | 20       | DBE4, DBE12  | TARG EN      | GND        | GND             |
| 6A     | 21       | DB5, DB13    | SEL          | AD2, BD2   | SYNC OUT        |
| 6DE/RE | 22       | DBE5, DBE13  | SEL EN       | GND        | GND             |
| 7A     | 23       | DB6, DB14    | C/D          | AD1, BD1   | MASTER OUT      |
| 7DE/RE | 24       | DBE6, DBE14  | TARG EN      | GND        | GND             |
| 8A     | 25       | DB7, DB15    | REQ          | AD0, BD0   | SELECT OUT      |
| 8DE/RE | 26       | DBE7, DBE15  | TARG EN      | GND        | GND             |
| 9A     | 27       | DBP0, DBP1   | I/O          | AP, BP     | ATTENTION IN    |
| 9DE/RE | 28       | DBPE0, DBPE1 | TARG EN      | XMTA, XMTB | V <sub>CC</sub> |

#### **Table 1. Typical Signal and Terminal Assignments**

ABBREVIATIONS:

DBn, data bit n, where n = (0, 1, ..., 15)

DBEn, data bit n enable, where n = (0, 1, ..., 15)

DBP0, parity bit for data bits 0 through 7 or IPI bus A

DBPE0, parity bit enable for P0

DBP1, parity bit for data bits 8 through 15 or IPI bus B

DBPE1, parity bit enable for P1

ADn or BDn, IPI Bus A – Bit n (ADn) or Bus B – Bit n (BDn), where n = (0, 1, ..., 7)

AP or BP, IPI parity bit for bus A or bus B

XMTA or XMTB, transmit enable for IPI bus A or B

BSR, bit significant response

INIT EN, common enable for SCSI initiator mode

TARG EN, common enable for SCSI target mode

NOTE: Signal inputs are shown as active high. If only active-low inputs are available, logic inversion is accomplished by reversing the B + and B – connecter terminal assignments.



SLLS133D - AUGUST 1992 - REVISED MAY 1995

### **APPLICATION INFORMATION**

#### **Function Tables**

#### RECEIVER



| INP | INPUTS |   |  |
|-----|--------|---|--|
| B+† | в_†    | Α |  |
| L   | Н      | L |  |
| н   | L      | Н |  |

#### TRANSCEIVER



| INPUTS |   |     | OUTPUTS |   |    |    |
|--------|---|-----|---------|---|----|----|
| DE/RE  | Α | в+† | в_†     | Α | B+ | В- |
| L      | - | L   | Н       | L | -  | _  |
| L      | _ | Н   | L       | Н | -  | -  |
| Н      | L | _   | -       | - | L  | Н  |
| Н      | Н | -   | -       | - | Н  | L  |

WIRED-OR DRIVER



| INPUT | OUTPUTS |    |
|-------|---------|----|
| Α     | B+      | В- |
| L     | Z       | Z  |
| Н     | н       | L  |

DRIVER



| INPUT | OUTPUTS |    |  |
|-------|---------|----|--|
| Α     | B+      | В- |  |
| L     | L       | Н  |  |
| Н     | н       | L  |  |

#### DRIVER WITH ENABLE



| INPUTS |   | OUTPUTS |    |  |
|--------|---|---------|----|--|
| DE/RE  | Α | B+      | B- |  |
| L      | L | Z       | Ζ  |  |
| L      | Н | Z       | Z  |  |
| Н      | L | L       | Н  |  |
| Н      | Н | н       | L  |  |

#### TWO-ENABLE INPUT DRIVER



| INPUT | INPUTS |    | OUTPUTS |  |  |
|-------|--------|----|---------|--|--|
| DE/RE | Α      | B+ | B-      |  |  |
| L     | L      | Z  | Z       |  |  |
| L     | Н      | Н  | L       |  |  |
| н     | L      | L  | Н       |  |  |
| н     | Н      | Н  | L       |  |  |

H = high level, L = low level, X = irrelevant, Z = high impedance (off)

<sup>†</sup> An H in this column represents a voltage 200 mV higher than the other bus input. An L represents a voltage 200 mV lower than the other bus input. Any voltage less than 200 mV results in an indeterminate receiver output.



SLLS133D - AUGUST 1992 - REVISED MAY 1995



† If 0, is open drain

<sup>‡</sup> Must be open-drain or 3-state output

NOTE: The BSR, CRE, A, and DE/RE inputs have internal pullups. CDE0, CDE1, and CDE2 have internal pulldowns.

### Figure 20. Typical SCSI Transceiver Connections



SLLS133D - AUGUST 1992 - REVISED MAY 1995

### **APPLICATION INFORMATION**

### channel logic configurations with control input logic

The following logic diagrams show the positive-logic representation for all combinations of control inputs. The control inputs are from MSB to LSB; BSR, CDE0, CDE1, CDE2, and CRE, and are shown below the diagrams. Channel 1 is at the top and channel 9 is at the bottom of the logic diagrams.



Figure 21. 00000

Figure 22. 00001

Figure 23. 00010

Figure 25. 00100



SLLS133D - AUGUST 1992 - REVISED MAY 1995







### **APPLICATION INFORMATION**

Figure 30. 01001





Figure 29. 01000



Figure 26. 00101

Figure 27. 00110

SLLS133D - AUGUST 1992 - REVISED MAY 1995







**APPLICATION INFORMATION** 





Figure 34. 01101

Figure 35. 01110



Figure 32. 01011

Figure 33. 01100



SLLS133D - AUGUST 1992 - REVISED MAY 1995





SLLS133D - AUGUST 1992 - REVISED MAY 1995



Figure 41. 11000 and 11001



Figure 42. 11010 and 11011



Figure 43. 11100

and 11101

**Hi-Z** 

Figure 44. 11110 and 11111



### **APPLICATION INFORMATION**

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current and complete.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated