#### 查询TMS3472A供应商

## 专业PCB打样工厂,24小时加急出货TMS3472A SERIAL DRIVER

DW PACKAGE

(TOP VIEW)

DLADJ

SRG2,3IN

SRG1IN

TRGIN [

2,3PC1

2,3PC2

SSR [

 $V_{SS}$ 

GND

PD

2

3

4

5

6

8

9

10

SOCS025B - FEBRUARY 1991

VSS

SRG3OUT

15 SRG2OUT

14 SRG10UT

13 TRGOUT

TSR

19 1PC2

18 1PC1

17 Vcc

12 Vcc

20

16

11

- **TTL-Compatible Inputs**
- **CCD-Compatible Outputs**
- Variable-Output Slew Rates With External **Resistor Control**
- **Frame-Transfer Operation**
- Solid-State Reliability
- **Adjustable Clock Levels**

#### description

The TMS3472A serial driver is a monolithic CMOS integrated circuit designed to drive the serial-register gate (SRGn) and transfer-gate (TRG) inputs of the Texas Instruments (TI<sup>™</sup>)

TC241 (monochrome) CCD image sensor. The TMS3472A interfaces the TI TMS3471C or a user-defined timing generator to the TC241; it receives TTL signals from the timing generator and outputs level-shifted and slew-rate-adjusted signals to the image sensor. The TMS3472A contains three noninverting serial drivers and one noninverting transfer driver as well as circuitry for slew-rate adjustment.

The voltage levels on SRG1OUT, SRG2OUT, SRG3OUT, and TRGOUT are controlled by the levels on VSS and V<sub>CC</sub>. DLADJ, PD, SRG1IN, SRG2,3IN, and TRGIN are TTL compatible. A high level on PD allows the TMS3472 to operate normally with the level-shifted and slew-rate-adjusted outputs following the inputs. When PD is low, the device is in a low power-consumption mode and all outputs are at V<sub>CC</sub>.

The slew rate of SRG10UT, SRG20UT, and SRG30UT is controlled by connecting a resistor between V<sub>CC</sub> and SSR. The TRGOUT slew rate is controlled by connecting a resistor between V<sub>CC</sub> and TSR. The larger the resistor values, the longer the rise and fall times are.

The TMS3472A is available in a 20-pin surface-mount package (DW) and is characterized for operation from -20°C to 45°C.



This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, precautions should be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either V<sub>CC</sub> or ground. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments.

Batrademark of Texas Instruments Incorporated.



#### SOCS025B - FEBRUARY 1991

#### functional block diagram





SOCS025B - FEBRUARY 1991



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984.

logic symbol<sup>†</sup>

#### **Terminal Functions**

| TERMINAL            |     | 1/0 | DESCRIPTION                                |  |  |  |
|---------------------|-----|-----|--------------------------------------------|--|--|--|
| NAME                | NO. | 1/0 | DESCRIPTION                                |  |  |  |
| DLADJ               | 1   | 1   | Delay adjust for all serial-register gates |  |  |  |
| GND                 | 2   |     | Ground                                     |  |  |  |
| 2,3PC1 <sup>‡</sup> | 7   | I   | Phase-adjust control for SRG2OUT, SRG3OUT  |  |  |  |
| 2,3PC2‡             | 8   | I   | Phase-adjust control for SKG2001, SKG3001  |  |  |  |
| 1PC1‡               | 18  | I   | Phase adjust control for SPC10UT           |  |  |  |
| 1PC2 <sup>‡</sup>   | 19  | I   | Phase-adjust control for SRG1OUT           |  |  |  |
| PD                  | 3   | 1   | Power down                                 |  |  |  |
| SRG1IN              | 5   | I   | Serial-register gate 2 and 3 in            |  |  |  |
| SRG2,3IN            | 4   | I   | Serial-register gate 1 in                  |  |  |  |
| SRG10UT             | 14  | 0   | Serial-register gate 1 out                 |  |  |  |
| SRG2OUT             | 15  | 0   | Serial-register gate 2 out                 |  |  |  |
| SRG3OUT             | 16  | 0   | Serial-register gate 3 out                 |  |  |  |
| SSR                 | 9   | I   | Serial-register gate out slew-rate adjust  |  |  |  |
| TRGIN               | 6   | I   | Transfer gate in                           |  |  |  |
| TRGOUT              | 13  | 0   | Transfer gate out                          |  |  |  |
| TSR                 | 11  | I   | Transfer gate out slew-rate adjust         |  |  |  |
| V <sub>CC</sub> §   | 12  | I   | Positive supply veltage                    |  |  |  |
| V <sub>CC</sub> §   | 17  | I   | Positive supply voltage                    |  |  |  |
| V <sub>SS</sub> §   | 10  | I   | Negative supply voltage                    |  |  |  |
| V <sub>SS</sub> §   | 20  | I   | Negative supply voltage                    |  |  |  |

<sup>‡</sup>A 270-pF capacitor should be connected between terminals 7 and 8 and between terminals 18 and 19.

§ All terminals of the same name should be connected together externally.



SOCS025B - FEBRUARY 1991

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Positive supply voltage. Voc (see Note 1)            |                                        |
|------------------------------------------------------|----------------------------------------|
|                                                      | -11.1 V                                |
| Continuous total power dissipation at (or below      |                                        |
|                                                      | Unmounted device (see Figure 1) 825 mW |
|                                                      | Mounted device (see Figure 1) 1150 mW  |
| Operating free-air temperature range, T <sub>A</sub> | −20°C to 45°C                          |
| Storage temperature range, T <sub>STG</sub>          | – 55°C to 125°C                        |
| Lead temperature 1,6 mm (1/16 inch) from ca          | se for 10 seconds                      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

2. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for voltage levels only.



#### Figure 1

NOTE A: The mounted-device derating curve of Figure 1 is obtained under the following conditions: The board is 50 mm by 50 mm by 1.6 mm thick.

The board material is glass epoxy.

The copper thickness of all the etch runs is 35 microns.

Etch run dimensions - All 20 etch runs are 0.4 mm by 22 mm.

Each chip is soldered to the board.

An aluminum cooling fin 10 mm by 10 mm by 1 mm thick is coupled to the chip with thermal paste.



SOCS025B - FEBRUARY 1991

#### recommended operating conditions

|                                                                    |                                | MIN   | NOM   | MAX  | UNIT |
|--------------------------------------------------------------------|--------------------------------|-------|-------|------|------|
| Positive supply voltage, V <sub>CC</sub> †                         |                                | 0     | 1     | 2.2  | V    |
| Negative supply voltage, V <sub>SS</sub> (see Note 2) <sup>†</sup> |                                | -11.1 | -10.4 | -9.7 | V    |
|                                                                    | DLADJ, SRG1IN, SRG2,3IN, TRGIN | 2     | 5     |      | v    |
| High-level input voltage, V <sub>IH</sub>                          | PD                             | 2.5   | 5     |      |      |
|                                                                    | DLADJ, SRG1IN, SRG2,3IN, TRGIN |       | 0     | 0.8  | V    |
| Low-level input voltage, VIL                                       | PD                             |       | 0     | 0.9  |      |
| Slope-bias resistance                                              |                                | 10    |       | 50   | kΩ   |
| Operating free-air temperature, T <sub>A</sub>                     |                                |       |       | 45   | °C   |

<sup>†</sup>V<sub>CC</sub> and V<sub>SS</sub> have 100-mA current limits. Adequate decoupling capacitors are required from these pins to ground.

NOTE 2: The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for voltage levels only.

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) $\!\!\!\!\!\!\!\!\!\!$

| PARAMETER      |                           | TEST CONDITIONS                                                                       | MIN                  | TYP             | MAX                  | UNIT |
|----------------|---------------------------|---------------------------------------------------------------------------------------|----------------------|-----------------|----------------------|------|
| VOH            | High-level output voltage | IOH (serial) = 48 mA (peak),<br>IOH (transfer) = 67 mA (peak)                         | V <sub>CC</sub> -0.5 | VCC             | V <sub>CC</sub> +0.5 | V    |
| VOL            | Low-level output voltage  | I <sub>OL (serial)</sub> = 48 mA (peak),<br>I <sub>OL (transfer)</sub> = 32 mA (peak) | V <sub>SS</sub> -0.6 | V <sub>SS</sub> | V <sub>SS</sub> +0.8 | V    |
| Iн             | High-level input current  | $V_{IH} = 5 V$                                                                        |                      |                 | 50                   | μΑ   |
| Ι <sub>Ι</sub> | Low-level input current   | $V_{IL} = 0$                                                                          |                      |                 | ±10                  | μΑ   |
| 100            | Supply current            | No load, PD at 0 V                                                                    |                      |                 | -0.85                | mA   |
| ISS            |                           | Average load                                                                          |                      |                 | -55                  | IIIA |

<sup>‡</sup> These parameters are measured with T<sub>A</sub> = 25°C, V<sub>SS</sub> = -10.3 V, V<sub>CC</sub> = 2.1 V, slope-bias resistance on SSR and TSR = 22 kΩ, frequency of SRG10UT, SRG20UT, and SRG30UT = 4.8 MHz, and frequency of TRG0UT = 2.1 MHz. The load is a TC241 monochrome CCD image sensor.



SOCS025B - FEBRUARY 1991

### switching characteristics for SRG1OUT, SRG2OUT, and SRG3OUT

| PARAMETER       |                      | TEST CONDITIONS | MIN | MAX | UNIT |
|-----------------|----------------------|-----------------|-----|-----|------|
|                 | Jitter               |                 |     | 2   | ns   |
| <sup>t</sup> d1 |                      |                 | 15  | 30  | ns   |
| t <sub>d2</sub> | See Figure 2         | See Note 3      |     | 37  | ns   |
| td3             |                      |                 | 82  |     | ns   |
| tw(H)           | Pulse duration, high | See Note 5      | 35  |     | ns   |
| tw(L)           | Pulse duration, low  |                 |     |     | ns   |
|                 | Slew rate            |                 |     | 400 | V/µs |
|                 | Noise amplitude      |                 |     | 300 | mV   |

NOTE 3: These parameters are measured with T<sub>A</sub> = 25°C, V<sub>SS</sub> = -10.3 V, V<sub>CC</sub> = 2.1 V, slope-bias resistance on SSR = 22 kΩ, and frequency of SRG1OUT, SRG2OUT, and SRG3OUT = 4.8 MHz. The load is a TC241 monochrome CCD image sensor.

#### switching characteristics for TRGOUT

| PARAMETE                 | R | TEST CONDITIONS | MIN | MAX | UNIT |
|--------------------------|---|-----------------|-----|-----|------|
| t <sub>r</sub> Rise time |   | See Note 4      | 135 | 185 | ns   |
| t <sub>f</sub> Fall time |   |                 | 50  | 100 | ns   |

NOTE 4: These parameters are measured with  $T_A = 25^{\circ}C$ ,  $V_{SS} = -10.3$  V,  $V_{CC} = 2.1$  V, slope-bias resistance on TSR = 22 k $\Omega$ , and frequency of TRGOUT = 2.1 MHz. The load is a TC241 monochrome CCD image sensor.



SOCS025B - FEBRUARY 1991



Figure 2. Serial-Register-Gate Timing Diagram



SOCS025B - FEBRUARY 1991

#### **MECHANICAL DATA**

#### DW/R-PDSO-G\*\*

#### PLASTIC WIDE-BODY SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated