



**ADS2806** 

www.ti.com

## Speed Dual, 12-Bit, 32MHz Sampling ANALOG-TO-DIGITAL CONVERTER

### **FEATURES**

- SPURIOUS FREE DYNAMIC RANGE: 73dB at 10MHz fin
- HIGH SNR: 67dB (2Vp-p), 69dB (3Vp-p)
- INTERNAL OR EXTERNAL REFERENCE
- LOW DLE: ±0.4LSB
- FLEXIBLE INPUT RANGE: 2Vp-p to 3Vp-p
- TQFP-64 POWER PACKAGE

### DESCRIPTION

The ADS2806 is a dual, high-speed, high dynamic range, 12-bit pipelined Analog-to-Digital Converter (ADC). This converter includes a high-bandwidth trackand-hold that gives excellent spurious performance up to and beyond the Nyquist rate. The differential nature of this track-and-hold and ADC circuitry minimizes even-order harmonics and gives excellent commonmode noise immunity. The track-and-hold can also be operated single-ended.

The ADS2806 provides for setting the full-scale range of the converter without any external reference circuitry.

### APPLICATIONS

- COMMUNICATIONS IF PROCESSING
- **COMMUNICATIONS BASESTATIONS**
- TEST EQUIPMENT
- **MEDICAL IMAGING**
- CCD DIGITIZING

The internal reference can be disabled allowing low drive, internal references to be used for improved tracking in multichannel systems.

The ADS2806 provides an overrange indicator flag to indicate an input signal that exceeds the full-scale input range of the converter. This flag can be used to reduce the gain of front end gain control circuitry. There is also an output enable pin to allow for multiplexing and testability on a PC board.

The ADS2806 employs digital error correction techniques to provide excellent differential linearity for demanding imaging applications. The ADS2806 is available in a TQFP-64 power package.







## **SPECIFICATIONS**

At  $T_A$  = full specified temperature range,  $V_S$  = +5V, differential input range = 2V to 3V for each input, sampling rate = 32MSPS, unless otherwise noted.

|                                                                |                           | ADS2806Y |                      |        |                     |
|----------------------------------------------------------------|---------------------------|----------|----------------------|--------|---------------------|
| PARAMETER                                                      | CONDITIONS                | MIN      | TYP                  | MAX    | UNITS               |
| RESOLUTION                                                     |                           |          | 12 Guaranteed        |        | Bits                |
| SPECIFIED TEMPERATURE RANGE                                    | Ambient Air               | -40      |                      | +85    | °C                  |
| ANALOG INPUT                                                   |                           |          |                      |        | 1                   |
| 2V Full-Scale Input Range (Differential)                       | 2Vp-p, INT or EXT Ref     | 2        |                      | 3      | V                   |
| 2V Full-Scale Input Range (Single-Ended)                       | 2Vp-p, INT or EXT Ref     | 1.5      |                      | 3.5    | V                   |
| 3V Full-Scale Input Range (Differential)                       | 3Vp-p, INT or EXT Ref     | 1.75     |                      | 3.25   | V                   |
| 3V Full-Scale Input Range (Single-Ended)                       | 3Vp-p, INT or EXT Ref     | 1        |                      | 4      | V                   |
| Analog Input Bias Current                                      |                           |          | 1                    |        | μΑ                  |
| Analog Input Bandwidth                                         |                           |          | 270                  |        | MHz                 |
| Input Impedance                                                |                           |          | 1.25    3            |        | MΩ    pF            |
| CONVERSION CHARACTERISTICS                                     |                           |          |                      |        |                     |
| Sample Rate                                                    |                           | 10k      |                      | 32     | Samples/s           |
| Data Latency                                                   |                           |          | 6                    |        | Clock Cycle         |
| DYNAMIC CHARACTERISTICS                                        |                           |          |                      |        |                     |
| Differential Linearity Error (largest code error)              |                           |          |                      |        |                     |
| f = 1MHz                                                       |                           |          | ±0.35                | ±1.0   | LSB                 |
| f = 10MHz                                                      |                           |          | ±0.4                 |        | LSB                 |
| No Missing Codes                                               |                           |          | Guaranteed           |        |                     |
| Integral Linearity Error, f = 1MHz                             |                           |          | ±2.5                 | ±4.0   | LSBs                |
| Spurious Free Dynamic Range <sup>(1)</sup>                     |                           |          | 73                   |        | dBFS <sup>(2)</sup> |
| f = 1MHz (-1dB input)<br>f = 10MHz (-1dB input)                |                           | 67       | 73                   |        | dBFS                |
| Two-Tone Intermodulation Distortion <sup>(3)</sup>             |                           | 67       | /3                   |        | ubro                |
| f = 9MHz and 10MHz (–7dB each tone)                            |                           |          | -74.6                |        | dBc                 |
| Signal-to-Noise Ratio (SNR)                                    |                           |          |                      |        |                     |
| f = 1MHz (–1dB input)                                          |                           | 64       | 67                   |        | dBFS                |
| f = 10MHz (-1dB input)                                         |                           | 63       | 66                   |        | dBFS                |
| f = 1MHz (-1dB input)                                          | 3√p-p                     |          | 69                   |        | dBFS                |
| f = 10MHz (–1dB input)                                         | 3Vp-p                     |          | 68                   |        | dBFS                |
| Signal-to-(Noise + Distortion) (SINAD)(4)                      |                           |          |                      |        |                     |
| f = 1MHz (-1dBFS input)                                        |                           | 62       | 66                   |        | dBFS                |
| f = 10MHz (-1dBFS input)                                       |                           | 61       | 65                   |        | dBFS                |
| f = 1MHz (-1dBFS input)                                        | 3Vp-p                     |          | 69                   |        | dBFS                |
| f = 10MHz (-1dBFS Input)                                       | 3Vp-p                     |          | 69                   |        | dBFS                |
| Channel-to-Channel Crosstalk                                   | 2Vp-p                     |          | 80                   |        | dBc                 |
| Output Noise                                                   | Input Grounded            |          | 0.2                  |        | LSBs rms            |
| Aperture Delay Time                                            |                           |          | 2                    |        | ns                  |
| Aperture Jitter Overvoltage Recovery Time                      |                           |          | 1.2                  |        | ps rms<br>ns        |
| · · · · · · · · · · · · · · · · · · ·                          |                           | 1        | 2                    |        | 115                 |
| DIGITAL INPUTS Logic Family                                    |                           | +3\/     | ।<br>/+5V CMOS Comp  | atible |                     |
| Convert Command                                                | Start Conversion          |          | g Edge of Convert    |        |                     |
| High Level Input Current <sup>(5)</sup> (V <sub>IN</sub> = 5V) |                           |          |                      | +50    | μΑ                  |
| Low Level Input Current (V <sub>IN</sub> = 0V)                 |                           | 1        |                      | +10    | μΑ                  |
| High Level Input Voltage                                       |                           | +2.0     |                      | 100    | V<br>V              |
| Low Level Input Voltage<br>Input Capacitance                   |                           |          | 5                    | +0.8   | pF                  |
| DIGITAL OUTPUTS                                                |                           |          |                      |        | F-                  |
| Logic Family                                                   |                           |          | CMOS                 |        |                     |
| Logic Coding                                                   |                           |          | Straight Offset Bina | rv     |                     |
| Low Output Voltage (I <sub>OL</sub> = 50μA)                    | VDRV = 5V                 | 1        |                      | +0.1   | V                   |
| Low Output Voltage, (I <sub>OL</sub> = 1.6mA)                  | VDRV = 5V                 |          |                      | +0.2   | v                   |
| High Output Voltage, $(I_{OH} = 50\mu A)$                      | VDRV = 5V                 | +4.9     |                      |        | V                   |
| High Output Voltage, (I <sub>OH</sub> = 0.5mA)                 | VDRV = 5V                 | +4.8     |                      |        | V                   |
| Low Output Voltage, (I <sub>OL</sub> = 50μA)                   | VDRV = 3V                 |          |                      | +0.4   | V                   |
| High Output Voltage, (I <sub>OH</sub> = 50μA)                  | VDRV = 3V                 | +2.4     |                      |        | V                   |
| 3-State Enable Time                                            | $\overline{OE} = L^{(5)}$ |          | 20                   | 40     | ns                  |
| 3-State Disable Time                                           | $\overline{OE} = H^{(5)}$ |          | 2                    | 10     | ns                  |
| Output Capacitance                                             |                           |          | 5                    |        | pF                  |



## **SPECIFICATIONS (Cont.)**

At T<sub>A</sub> = full specified temperature range, V<sub>S</sub> = +5V, differential input range = 2V to 3V for each input, sampling rate = 32MSPS, unless otherwise noted.

|                                                              |                            |            | ADS2806Y |                       |        |
|--------------------------------------------------------------|----------------------------|------------|----------|-----------------------|--------|
| PARAMETER                                                    | CONDITIONS                 | MIN        | TYP      | MAX                   | UNITS  |
| ACCURACY (Internal Reference, 2Vp-p, Unless Otherwise Noted) |                            |            |          |                       |        |
| Zero Error (Midscale)                                        | at 25°C                    |            | ±0.5     | ±2.0                  | %FS    |
| Zero Error Drift (Midscale)                                  |                            |            | 16       |                       | ppm/°C |
| Gain Error <sup>(6)</sup>                                    | at 25°C                    |            | ±1.5     |                       | %FS    |
| Gain Error Drift <sup>(6)</sup>                              |                            |            | 66       |                       | ppm/°C |
| Gain Error <sup>(7)</sup>                                    | at 25°C                    |            | ±1.0     |                       | %FS    |
| Gain Error Drift <sup>(7)</sup>                              |                            |            | 23       |                       | ppm/°C |
| Power Supply Rejection of Gain                               | $\Delta V_S = \pm 5\%$     |            | 70       |                       | dB     |
| REFT Tolerance                                               |                            |            |          |                       |        |
| 2V Full Scale                                                | Deviation From Ideal 3.0V  |            | ±10      | ±65                   | mV     |
| 3V Full Scale                                                | Deviation From Ideal 3.25V |            | ±20      | ±100                  | mV     |
| REFB Tolerance                                               |                            |            |          |                       |        |
| 2V Full Scale                                                | Deviation From Ideal 2.0V  |            | ±10      | ±65                   | mV     |
| 3V Full Scale                                                | Deviation From Ideal 1.75V |            | ±20      | ±100                  | mV     |
| External REFT Voltage Range                                  |                            | REFB + 0.4 | 3        | V <sub>S</sub> - 1.70 | V      |
| External REFB Voltage Range                                  |                            | 1.70       | 2        | REFT - 0.4            | V      |
| Reference Input Resistance                                   |                            |            | 375      |                       | Ω      |
| POWER-SUPPLY REQUIREMENTS                                    |                            |            |          |                       |        |
| Supply Voltage: +V <sub>S</sub>                              | Operating                  | +4.75      | +5.0     | +5.25                 | V      |
| Supply Current: +I <sub>S</sub>                              | Operating                  |            | 78       |                       | mA     |
| Power Dissipation: VDRV = 5V                                 | External Reference         |            | 430      |                       | mW     |
| VDRV = 3V                                                    | External Reference         |            | 400      |                       | mW     |
| VDRV = 5V                                                    | Internal Reference         |            | 450      |                       | mW     |
| VDRV = 3V                                                    | Internal Reference         |            | 420      | 475                   | mW     |
| Thermal Resistance, $\theta_{JA}$                            |                            |            |          |                       |        |
| TQFP-64                                                      |                            |            | 21.5     |                       | °C/W   |

NOTES: (1) Spurious Free Dynamic Range refers to the magnitude of the largest harmonic. (2) dBFS means dB relative to Full Scale. (3) Two-tone intermodulation distortion is referred to the largest fundamental tone. This number will be 6dB higher if it is referred to the magnitude of the two-tone fundamental envelope. (4) Effective number of bits (ENOB) is defined by as (SINAD – 1.76)/6.02. (5) A  $50k\Omega$  pull-down resistor is inserted internally on  $\overline{OE}$  pins. (6) Includes internal reference.



### **ABSOLUTE MAXIMUM RATINGS**

| +V <sub>S</sub>      | +6V                                 |
|----------------------|-------------------------------------|
| Analog Input         | (-0.3V) to (+V <sub>S</sub> + 0.3V) |
| Logic Input          | (-0.3V) to (+V <sub>S</sub> + 0.3V) |
| Case Temperature     |                                     |
| Junction Temperature | +150°C                              |
| Storage Temperature  | +150°C                              |



# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **PACKAGE/ORDERING INFORMATION**

| PRODUCT  | PACKAGE               | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA             |
|----------|-----------------------|-----------------------|-----------------------------------|--------------------|-----------------------------------|--------------------------------|
| ADS2806Y | TQFP-64 Power Package | PAP<br>"              | -40°C to +85°C                    | ADS2806Y           | ADS2806Y/1K5<br>ADS2806Y/250      | Tape and Reel<br>Tape and Reel |

NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /1K5 indicates 1500 devices per reel). Ordering 1500 pieces of "ADS2806Y/1K5" will get a single 1500-piece Tape and Reel.

### **TIMING DIAGRAM**



| SYMBOL                        | DESCRIPTION                                             | MIN   | TYP                  | MAX   | UNITS |
|-------------------------------|---------------------------------------------------------|-------|----------------------|-------|-------|
| t <sub>CONV</sub>             | Convert Clock Period                                    | 31.25 |                      | 100µs | ns    |
| t <sub>L</sub>                | Clock Pulse Low                                         | 14.6  | t <sub>CONV</sub> /2 |       | ns    |
| t <sub>H</sub>                | Clock Pulse High                                        | 14.6  | t <sub>CONV</sub> /2 |       | ns    |
| t <sub>D</sub>                | Aperture Delay                                          |       | 2                    |       | ns    |
| t <sub>1</sub> <sup>(1)</sup> | Data Hold Time, $C_L = 0pF$                             | 2.7   |                      |       | ns    |
| t <sub>2</sub> <sup>(1)</sup> | New Data Delay Time, C <sub>L</sub> = 15pF max          |       | 8.2                  | 12    | ns    |
| t <sub>3</sub>                | Data Valid Falling Edge Delay, $C_L = 15pF$ max         |       | 7.5                  |       | ns    |
| t <sub>4</sub>                | Data Valid Rising Edge Delay, C <sub>L</sub> = 15pF max |       | 5.6                  |       | ns    |

NOTE: (1)  $t_{\rm 1}$  and  $t_{\rm 2}$  times are valid for VDRV voltages of +2.7V to +5V.

Lia Taylor

### **PIN CONFIGURATION**



### **PIN DESCRIPTIONS**

| PIN | I/O | DESIGNATOR        | DESCRIPTION                            | PIN | 1/0 | DESIGNATOR        | DESCRIPTION                             |
|-----|-----|-------------------|----------------------------------------|-----|-----|-------------------|-----------------------------------------|
| 1   |     | GND               | Ground                                 | 34  | 0   | A5                | Data Bit 5 (D7), Channel A              |
| 2   |     | GND               | Ground                                 | 35  | 0   | A4                | Data Bit 4 (D8), Channel A              |
| 3   |     | +V <sub>S</sub>   | +5V Supply                             | 36  | 0   | A3                | Data Bit 3 (D9), Channel A              |
| 4   |     | GND               | Ground                                 | 37  | 0   | A2                | Data Bit 2 (D10), Channel A             |
| 5   |     | +V <sub>S</sub>   | +5V Supply                             | 38  | 0   | A1 (MSB)          | Data Bit 1 (D11), Channel A             |
| 6   | ı   | ŌE <sub>B</sub>   | Output Enable, Channel B               | 39  | 0   | OVR <sub>A</sub>  | Out of Range Indicator, Channel A       |
| 7   |     | GND               | GND                                    | 40  |     | VDRV <sub>A</sub> | Logic Driver Supply Voltage, Channel A  |
| 8   |     | VDRV <sub>B</sub> | Logic Driver Supply Voltage, Channel B | 41  |     | GND               | Ground                                  |
| 9   | 0   | OVR <sub>B</sub>  | Out of Range Indicator, Channel B      | 42  | - 1 | ŌE <sub>A</sub>   | Output Enable, Channel A                |
| 10  | 0   | B12 (LSB)         | Data Bit 12 (D0), Channel B            | 43  |     | +V <sub>S</sub>   | +5V Supply                              |
| 11  | 0   | B11               | Data Bit 11 (D1), Channel B            | 44  |     | GND               | Ground                                  |
| 12  | 0   | B10               | Data Bit 10 (D2), Channel B            | 45  | - 1 | SEL               | Input Range Select: HIGH = 3V, LOW = 2V |
| 13  | 0   | B9                | Data Bit 9 (D3), Channel B             | 46  |     | +V <sub>S</sub>   | +5V Supply                              |
| 14  | 0   | B8                | Data Bit 8 (D4), Channel B             | 47  |     | GND               | Ground                                  |
| 15  | 0   | B7                | Data Bit 7 (D5), Channel B             | 48  |     | GND               | Ground                                  |
| 16  | 0   | B6                | Data Bit 6 (D6), Channel B             | 49  |     | GND               | Ground                                  |
| 17  | 0   | B5                | Data Bit 5 (D7), Channel B             | 50  |     | ĪN <sub>A</sub>   | Analog Input, Channel A                 |
| 18  | 0   | B4                | Data Bit 4 (D8), Channel B             | 51  | '   | IN <sub>A</sub>   | Complementary Analog Input, Channel A   |
| 19  | 0   | B3                | Data Bit 3 (D9), Channel B             | 52  | 0   | CM <sub>A</sub>   | Common-Mode, Channel A                  |
| 20  | 0   | B2                | Data Bit 2 (D10), Channel B            | 53  | I/O | REFT <sub>A</sub> | Top Reference/Bypass, Channel A         |
| 21  | 0   | B1 (MSB)          | Data Bit 1 (D11), Channel B            | 54  | I/O | REFB <sub>A</sub> | Bottom Reference/Bypass, Channel A      |
| 22  | 0   | DV <sub>B</sub>   | Data Valid, Channel B                  | 55  |     | GND               | Ground                                  |
| 23  |     | GND               | Ground                                 | 56  |     | INT/EXT           | Reference Select: HIGH = External,      |
| 24  | - 1 | CLK               | Clock                                  | 1   |     | l                 | LOW = Internal 50kΩ Pull-Up Resistor    |
| 25  |     | GND               | Ground                                 | 57  |     | +V <sub>S</sub>   | +5V Supply                              |
| 26  | 0   | $DV_A$            | Data Valid, Channel A                  | 58  |     | GND               | Ground                                  |
| 27  | 0   | A12 (LSB)         | Data Bit 12 (D0), Channel A            | 59  | I/O | REFB <sub>B</sub> | Bottom Reference/Bypass, Channel B      |
| 28  | 0   | A11               | Data Bit 11 (D1), Channel A            | 60  | I/O | REFT <sub>B</sub> | Top Reference/Bypass, Channel B         |
| 29  | 0   | A10               | Data Bit 10 (D2), Channel A            | 61  | 0   | CM <sub>B</sub>   | Common-Mode, Channel B                  |
| 30  | 0   | A9                | Data Bit 9 (D3), Channel A             | 62  |     | IN <sub>B</sub>   | Complementary Analog Input, Channel B   |
| 31  | 0   | A8                | Data Bit 8 (D4), Channel A             | 63  |     | IN <sub>B</sub>   | Analog Input, Channel B                 |
| 32  | 0   | A7                | Data Bit 7 (D5), Channel A             | 64  |     | GND               | Ground                                  |
| 33  | 0   | A6                | Data Bit 6 (D6), Channel A             |     |     |                   |                                         |



### TYPICAL PERFORMANCE CURVES

At T<sub>A</sub> = full specified temperature range, V<sub>S</sub> = +5V, differential input range = 2V to 3V for each input, sampling rate = 32MSPS, unless otherwise noted.















### TYPICAL PERFORMANCE CURVES (Cont.)

At T<sub>A</sub> = full specified temperature range, V<sub>S</sub> = +5V, differential input range = 2V to 3V for each input, sampling rate = 32MSPS, unless otherwise noted.















## **TYPICAL PERFORMANCE CURVES (Cont.)**

At T<sub>A</sub> = full specified temperature range, V<sub>S</sub> = +5V, differential input range = 2V to 3V for each input, sampling rate = 32MSPS, unless otherwise noted.















### **APPLICATION INFORMATION**

### THEORY OF OPERATION

The ADS2806 integrates two high-speed CMOS ADCs and an internal reference. The ADCs utilize a pipelined converter architecture consisting of eleven internal stages. Each stage feeds its data into the digital error correction logic, ensuring excellent differential linearity and no missing codes at the 12-bit level. The output data becomes valid after the rising clock edge (see Timing Diagram). The pipeline architecture results in a data latency of 6 clock cycles.

The analog input of the ADS2806 consists of a differential track-and-hold circuit. The differential topology along with tightly matched poly-poly capacitors produce a high level of AC performance at high sampling rates and in some undersampling applications.

Both inputs (IN,  $\overline{\text{IN}}$ ) require external biasing using a common-mode voltage that is typically at the mid-supply level (+V<sub>S</sub>/2).

### **DRIVING THE ANALOG INPUTS**

The analog inputs of the ADS2806 are very high impedance and should be driven through an R-C network designed to pass the highest frequency of interest. This prevents highfrequency noise in the input from affecting SFDR and SNR. The ADS2806 can be used in a wide variety of applications and deciding on the best performing analog interface circuit depends on the type of application. The circuit definition should include considerations of input frequency spectrum and amplitude, single-ended or differential drive and available power supplies. For example, communication (frequency domain) applications process frequency bands not including DC. In imaging (time domain) applications, the input DC component must be maintained into the ADC. Features of the ADS2806, including full-scale select (SEL), external reference, and CM output, provide flexibility to accommodate a wide range of applications. The ADS2806 should be configured to meet application objectives, while observing the headroom requirements of the driving amplifiers, to yield the best overall performance.

The ADS2806 input structure allows it to be driven either single-ended or differentially. Differential operation of the ADS2806 requires an in-phase input signal and a  $180^{\circ}$  out-of-phase part simultaneously applied to the inputs (IN,  $\overline{\text{IN}}$ ). The differential operation offers a number of advantages that, in most applications, will be instrumental in achieving the best dynamic performance of the ADS2806:

- the signal swing is half of that required for the single-ended operation and, therefore, is less demanding to achieve while maintaining good linearity performance from the signal source.
- the reduced signal swing allows for more headroom in the interface circuitry and, therefore, a wider selection of the best suitable driver op amp

- · even-order harmonics are minimized
- improves the noise immunity based on the converter's common-mode input rejection

Using the single-ended mode, the signal is applied to one of the inputs, while the other input is biased with a DC voltage to the required common-mode level. Both inputs are equal in terms of their impedance and performance, except that applying the signal to the complementary input (IN) instead of the IN input will invert the input signal relative to the output code. For example, in case the input driver operates in inverting mode, using  $\overline{IN}$  as the signal input will restore the phase of the signal to its original orientation. Time-domain applications may benefit from a single-ended interface configuration and its reduced circuit complexity. Driving the ADS2806 with a single-ended signal will result in a reduction of the distortion performance, while maintaining good signal-to-noise ratio (SNR). Employing dual-supply amplifiers and AC-coupling will usually yield the best results, while DC-coupling and/or single-supply amplifiers impose additional design constraints due to their headroom requirements, especially when selecting the 3Vp-p input range. However, single-supply amplifiers have the advantage of inherently limiting their output swing to within the supply rails. Alternatively, a voltage limiting amplifier, like the OPA688, may be considered to set fixed-signal limits and avoid any severe overrange condition for the ADC.

The full-scale input range of the ADS2806 is defined by the reference voltages. For example, setting the range select pin to SEL = LOW, and using the internal references (REFT = +3.0V and REFTB = +2.0V), the full-scale range is defined as: FSR =  $2 \cdot (REFT - REFB) = 2$ Vp-p.

The trade-off of the differential input configuration versus the single-ended is its higher complexity. In either case, the selection of the driver amplifier should be such that the amplifier's performance will not degrade the ADC's performance. The ADS2806 operates on a single power supply that requires a level shift to ground-based bipolar input signals to comply with its input voltage range requirements.

The input of the ADS2806 is of a capacitive nature and the driving source needs to provide the current to charge or discharge the input sampling capacitor while the track-andhold is in track mode. This effectively results in a dynamic input impedance that depends on the sampling frequency. In most applications, it is recommended to add a series resistor, typically  $20\Omega$  to  $50\Omega$ , between the drive source and the converter inputs. This will isolate the capacitive input from the source, which can be crucial to avoid gain peaking when using wideband operational amplifiers. Secondly, it will create a first-order, low-pass filter in conjunction with the specified input capacitance of the ADS2806. Its cutoff frequency can be adjusted even further by adding an external shunt capacitor from each signal input to ground. The optimum values of this R-C network depend on a variety of factors that include the ADS2806 sampling rate, the selected op amp, the interface configuration and the particular application (time domain versus frequency domain). Generally, increasing the size of the series resistor and/or capacitor will



improve the SNR performance, but depending on the signal source, large resistor values may be detrimental to achieving good harmonic distortion. In any case, optimizing the R-C values for the specific application is encouraged.

## Transformer Coupled, Single-Ended to Differential Configuration

If the application requires a signal conversion from a single-ended source to drive the ADS2806 differentially, an RF transformer might be a good solution. The selected transformer must have a center tap in order to apply the common-mode DC voltage necessary to bias the converter inputs. AC grounding the center tap will generate the differential signal swing across the secondary winding. Consider a step-up transformer to take advantage of a signal amplification without the introduction of another noise source. Furthermore, the reduced signal swing from the source may lead to improved distortion performance.

The differential input configuration provides the noticeable advantage of achieving high SFDR over a wide range of input frequencies. In this mode, both inputs of the ADS2806 see matched impedances. Figure 1 shows the schematic for the suggested transformer coupled interface circuit. The component values of the R-C low-pass may be optimized depending on the desired roll-off frequency. The resistor across the

secondary side  $(R_T)$  should be calculated using the equation  $R_T = n^2 \times R_G$  to match the source impedance  $(R_G)$  for good power transfer and VSWR.

The circuit example of Figure 1 shows voltage feedback amplifier OPA680 driving the RF transformer, which converts the single-ended signal into a differential. The OPA680 can be employed for either single- or dual-supply operation. For details on how to optimize its frequency response, refer to the OPA680 data sheet. With the 49.9 $\Omega$  series output resistor, the amplifier emulates a 50 $\Omega$  source (R<sub>G</sub>). Any DC content of the signal can be easily blocked by a capacitor (0.1 $\mu$ F) to avoid DC loading of the op amp's output stage.

## AC-Coupled, Single-Ended to Differential Interface with Dual-Supply Op Amps

Some applications demand a very high dynamic range and low levels of intermodulation distortion, but usually allow the input signal to be AC-coupled into the ADC. Appropriate driver amplifiers need to be selected to maintain the excellent distortion performance of the ADS2806. Often, these op amps deliver the lowest distortion with a small, ground-centered signal swing that requires dual power supplies. Because of the AC-coupling, this requirement can be easily accomplished, and the needed level shifting of the input signal can be implemented without affecting the driver circuit.



FIGURE 1, Converting a Single-Ended Input Signal into a Differential Signal Using an RF-Transformer.

Lia Taylor

Figure 2 shows an example of such an interface circuit specifically designed to maximize the dynamic performance. The voltage feedback amplifier, OPA642, maintains an excellent distortion performance for input frequencies of up to 15MHz. The two amplifiers (A1, A2) are configured as an inverting and noninverting gain stage to convert the input signal from single-ended to differential. The nominal gain for this stage is set to +2V/V. The outputs of the OPA642s are AC-coupled to the converter's differential inputs. This will keep the distortion performance at its best since the signal range stays within the linear region of the op amp and sufficient headroom to the supply rails can be maintained. Four resistors located between the top (REFT) and bottom (REFB) reference shift the input signal to a common-mode voltage of approximately +2.5V.

The interface circuit of Figure 2 can be modified to extend the bandwidth to approximately 25MHz, by replacing the OPA642 with its decompensated version, the OPA643. The OPA643 provides the necessary slew rate for a low distortion front end to the ADS2806. With a minimum gain stability of +3, the gain resistors have to be modified, as well as optimizing the series resistor and shunt capacitance at each of the converter inputs.

## AC-Coupled, Single-Ended-to-Differential Interface for Single-Supply Operation

The previously discussed interface circuit can be modified if the system only allows for a single-supply operation, e.g.,  $V_S = +5V$ . Single-supply operation requires the driver amplifier to be biased as well in order to process a bipolar input signal. Typically, single-supply amplifiers do not achieve distortion performance as well as dual-supply op amps. The driver amplifier's output swing must exceed the full-scale input range of the converter. In addition, dual op amps, such as the current-feedback OPA2681, should be considered since they provide the closest open-loop gain and phase matching between the two channels. Shown in Figure 3 is a single-supply interface circuit for an AC-coupled input signal. With the ADS2806 set to the 2Vp-p input range, the top



FIGURE 2. AC-Coupled Differential Driver Interface with OPA642.



FIGURE 3. AC-Coupled, Differential Interface for Single-Supply Operation.

**J**ia .....

and bottom references (REFT, REFB) provide an output voltage of +3.0V and +2.0V, respectively. The CM output of the ADS2806 is used to bias the inputs of the driving amplifiers. Using the OPA2681 on a single +5V supply, its ideal common-mode point is +2.5V, which coincides with the recommended common-mode input level for the ADS2806, thus eliminating the need for coupling capacitors between the amplifiers and the converter.

The addition of a small series resistor ( $R_S$ ) between the output of the op amps and the input of the ADS2806 will be beneficial in almost all interface configurations. It will decouple the op amp's output from the capacitive load and avoid gain peaking that can result in increased noise. For best spurious and distortion performance, the resistor value should be kept below  $100\Omega$ . Furthermore, the series resistor, in combination with the shunt capacitor, establishes a passive low-pass filter limiting the bandwidth for the wideband noise, thus improving the SNR. The spurious free dynamic range of this single-supply front end is limited by the second harmonic distortion. An improvement of several dB may be realized by adding a pull-down resistor ( $R_P$ ) at the output of

each amplifier. This pulls a DC bias current out of the output stage of the amplifier. It is set to approximately 5mA, see Figure 3, but will vary depending on the amplifier used.

### Single-Ended, AC-Coupled, Dual-Supply Interface

The circuit provided in Figure 4 shows typical connections for using the ADS2806 in a single-ended input configuration. The bias requirements for AC-coupling are provided by a single resistor to the CM output lead. The single-ended mode of operation should be considered for ease of interface complexity and applications where the dynamic performance can be compromised. The series resistor  $R_{\rm S}$ , along with the shunt capacitance, provide the means to adjust the bandwidth and optimize the performance towards good signal-to-noise ratio. In addition, the amplifier configuration can be easily modified for an anti-aliasing filter based on a second-order Sallen-Key or Multiple-Feedback topology.

The interface example, shown in Figure 4, operates with the full-scale range of the ADS2806 set to 2Vp-p, leaving sufficient headroom for the output of the OPA642 to drive the converter and maintain low signal distortion.



FIGURE 4. AC-Coupling the Dual-Supply Amplifier OPA642 to the ADS2806 for a 2Vp-p Full-Scale Input Range.

Lia Toyan

### DC-Coupled, Differential Driver with Level Shift

Several applications will require that the bandwidth of the signal path include DC, in which case, the signal has to be DC-coupled to the ADC. An op amp based interface circuit can be configured to scale and level shift the input signal to be compatible with the selected input range of the ADC. The circuit shown in Figure 5 employs a dual op amp, OPA2681, to drive the input of the ADS2806 differentially. The single-supply, general-purpose op amp OPA234 is added to buffer the common-mode voltage of +2.5V, available at the CM pin, and apply it to the input of the driver amplifier. This sets the correct DC voltage to bias the inputs of the ADS2806. It should be noted that any DC voltage differences between the IN and IN inputs of the ADS2806 will result in an offset error. Using the OPA2681, this circuit can be operated either with a single or a dual ±5V supply.

### REFERENCE OPERATION

The internal reference consists of a bandgap voltage reference, the drivers for the top and bottom reference, and the resistive reference ladder. References are internally connected, e.g.: REFT<sub>A</sub> is connected to REFT<sub>B</sub>, and REFB<sub>A</sub> is connected to REFB<sub>B</sub>. The bandgap reference circuit includes logic functions that allow setting the analog input swing of the ADS2806 to a differential full-scale range of either 2Vp-p or 3Vp-p by simply tying the SEL pin to a LOW or HIGH potential, respectively. While operating the ADS2806 in the external reference mode, the buffer amplifiers for REFT and REFB are disabled. The ADS2806 has an internal 50k $\Omega$  pull-down

resistor at the range select pin (SEL). Therefore, this pin can be either hardwired to ground or left unconnected, which will default the converter to a 2Vp-p full-scale input range (FSR). While set for the 2Vp-p range, the top and bottom reference voltages will be REFT = +3.0V and REFB = +2.0V. Switching to the 3Vp-p range changes those voltages to REFT = +3.25V and REFB = +1.75V. The reference buffers can be utilized to supply up to 1mA/channel (2mA total, sink and source) to external circuitry. To ensure proper operation with any reference configuration, it is necessary to provide solid bypassing at all reference pins in order to keep the clock feedthrough to a minimum, as shown in Figure 6. Good performance requires using  $0.1\mu$ F low inductance capacitors. All bypassing capacitors should be located as close to their respective pins as possible.



FIGURE 6. Recommended Bypassing for the Reference Pins.



FIGURE 5. DC-Coupled Input Driver with Level Shifting.

**J**ia ----

### **USING EXTERNAL REFERENCES**

For even more design flexibility, the internal reference can be disabled and an external reference voltage used. Driving both channels with an external reference offers the best performance, as it allows the channels to maintain balance. The utilization of an external reference may be considered for applications requiring higher accuracy, improved temperature performance, or a wide adjustment range of the converter's full-scale range. In multichannel applications, the use of a common external reference has the benefit of obtaining better matching and drift of the full-scale range between converters. Figure 7 gives an example of an external reference circuit using a single-supply, low-power, dual op amp (OPA2234).

The external references can vary as long as the value of the external top reference (REFT) stays within the range of  $V_S-1.70V$  and REFB + 0.4V, and the external bottom reference (REFB) stays within 1.70V and REFT - 0.4V. Note that the function of the range selector pin (SEL) is disabled while the converter operates in external reference mode. Setting the ADS2806 for external reference mode requires the  $\overline{\text{INT}}/\text{EXT}$  pin (pin 18) to be HIGH.

The logic level applied to the  $\overline{INT}/EXT$  pin of the ADS2806 determines if the converter operates with either the built-in reference or external reference voltages. Due to this function pin having an internal  $50k\Omega$  pull-up resistor, the default configuration is external reference mode. Grounding this pin will activate the internal reference option.

The input track and hold amplifier is differential. A positive 1Vp-p on the IN and its compliment, a negative 1Vp-p, on the  $\overline{IN}$  (as shown in Figure 3) results in 2Vp-p on the output of the  $\overline{IN}$  (as shown in Figure 4) results in 2Vp-p on the output of the  $\overline{IN}$  (as shown in Figure 4) results in 2Vp-p on the output of the  $\overline{I/H}$ . Therefore, the reference voltages, REFT and REFB, are the same for both differential and single-ended inputs. See Table I.

| INPUT                                        | REFERENCE               | IN (Pin-50, 63) | IN (Pin-51, 62)    | REFT   | REFB   |
|----------------------------------------------|-------------------------|-----------------|--------------------|--------|--------|
| 2Vp-p Differential<br>1Vp-p Times 2 Inputs   | Internal or External    | 2V to 3V        | 3V to 2V           | +3V    | +2V    |
| 2Vp-p Single-Ended<br>2Vp-p Times 1 Input    | Internal or External    | 1.5V to 3.5V    | 2.5V <sub>DC</sub> | +3V    | +2V    |
| 3Vp-p Differential<br>1.5Vp-p Times 2 Inputs | Internal<br>or External | 1.75V to 3.35V  | 3.25V to 1.75V     | +3.25V | +1.75V |
| 3Vp-p Single-Ended<br>3Vp-p Times 1 Input    | Internal<br>or External | 1V to 4V        | 2.5V <sub>DC</sub> | +3.25V | +1.75V |

TABLE I. Reference Voltages for Input Signal Ranges.

The external references may be changed for different tasks. The ADS2806 will follow the external references with a latency of 8 to 10 clock cycles. If it is desired to use INT/EXT and SEL to change the configuration of a circuit for different tasks, a large amount of time must be allowed. This time could be hundreds of microseconds. Refer to the Diagram on the front page. Note that there is no disconnect for external references. If it is desired to switch between internal and external references, disconnect switches must be added between the external references and the ADS2806.



FIGURE 7. Example for an External Reference Driver Using the Dual, Single-Supply Op Amp, OPA2234.

Lia Taylor

### **DIGITAL INPUTS AND OUTPUTS**

### **Clock Input Requirements**

Both channels of the ADS2806 are controlled by the same clock on the rising edge. Utilizing a single clock reduces timing uncertainty in the sampling of the two channels. Clock jitter is critical to the SNR performance of high-speed, high-resolution ADCs. Clock jitter leads to aperture jitter (t<sub>A</sub>), which adds noise to the signal being converted. The ADS2806 samples the input signal on the rising edge of the CLK input. Therefore, this edge should have the lowest possible jitter. The jitter noise contribution to total SNR is given by the following equation. If this value is near your system requirements, input clock jitter must be reduced.

$$Jitter SNR = 20 \log \frac{1}{2\pi f_{IN} t_A} rms signal to rms noise$$

where:  $f_{IN}$  is input signal frequency  $t_A$  is rms clock jitter

Particularly in undersampling applications, special consideration should be given to clock jitter. The clock input should be treated as an analog input in order to achieve the highest level of performance. Any overshoot or undershoot of the clock signal may cause degradation of the performance. When digitizing at high sampling rates, the clock should have 50% duty cycle ( $t_H = t_L$ ), along with fast rise and fall times of 2ns or less. The clock input of the ADS2806 can be driven with either 3V or 5V logic levels. Using low-voltage logic (3V) may lead to improved AC performance of the converter.

### Over Range Indicator (OVR)

If the analog input voltage exceeds the set full-scale range, an over range condition exists. The "OVR" pin of the ADS2806 can be used to monitor any such out-of-range condition. This "OVR" output is updated along with the data output corresponding to the particular sampled analog input voltage. Therefore, the OVR data is subject to the same pipeline delay as the digital data. The OVR output is LOW when the input voltage is within the defined input range. It will go to HIGH if the applied signal exceeds the full-scale range.

### **Data Outputs**

The digital outputs of the ADS2806 can be set to a high-impedance state by driving OE (pins 6 and 42) with a logic HIGH. Normal operation is achieved with pins 6 and 42 LOW due to internal pull-down resistors. This function is provided for testability purposes and is not meant to drive digital buses directly, or be dynamically changed during the conversion process. The output data format of the ADS2806 is in positive Straight Offset Binary code, as shown in Tables I and II. This format can easily be converted into the Binary Two's Complement code by inverting the MSB.

| SINGLE-ENDED INPUT<br>(IN = CM, Pins 52, 61) | STRAIGHT OFFSET BINARY<br>(SOB) |
|----------------------------------------------|---------------------------------|
| +FS-1LSB (IN = CMV + FSR/2)                  | 1111 1111 1111                  |
| +1/2 FS                                      | 1100 0000 0000                  |
| Bipolar Zero (IN = V <sub>CM</sub> )         | 1000 0000 0000                  |
| -1/2 FS                                      | 0100 0000 0000                  |
| −FS (IN = CMV − FSR/2)                       | 0000 0000 0000                  |

TABLE II. Coding Table for Single-Ended Input Configuration with  $\overline{\text{IN}}$  Tied to the Common-Mode Voltage.

| DIFFERENTIAL INPUT                                | STRAIGHT OFFSET BINARY<br>(SOB) |
|---------------------------------------------------|---------------------------------|
| +FS-1LSB (IN = +3V, $\overline{\text{IN}}$ = +2V) | 1111 1111 1111                  |
| +1/2 FS                                           | 1100 0000 0000                  |
| Bipolar Zero (IN = $\overline{IN}$ = $V_{CM}$ )   | 1000 0000 0000                  |
| -1/2 FS                                           | 0100 0000 0000                  |
| $-FS (IN = +2V, \overline{IN} = +3V)$             | 0000 0000 0000                  |

TABLE III. Coding Table for Single-Ended Input Configuration with IN Tied to the Common-Mode Voltage.

Data output is in the form of two parallel words. It is recommended that the capacitive loading on the data lines be as low as possible (< 15pF). Higher capacitive loading will cause larger dynamic currents as the digital outputs are changing. Those high current surges can feed back to the analog portion of the ADS2806 and affect the performance. If necessary, external buffers or latches close to the converter's output pins may be used to minimize the capacitive loading. They also provide the added benefit of isolating the ADS2806 from high-frequency digital noise on the bus coupling back into the converter.

### Digital Output Driver Supply (VDRV)

Each channel of the ADS2806 has a separate dedicated supply pin (8, 40) for the output logic drivers, VDRV, which are not internally connected to the other supply pins. Setting the voltage at VDRV to +5V or +3V, the ADS2806 produces corresponding logic levels and can directly interface to the selected logic family. The output stages are designed to supply sufficient current to drive a variety of logic families. However, it is recommended to use the ADS2806 with +3V logic supply. This will lower the power dissipation in the output stages due to the lower output swing and reduce current glitches on the supply line that may affect the AC performance of the converter. In some applications, it might be advantageous to decouple the VDRV pin with additional capacitors or a pi-filter.

### **OUTPUT ENABLE (OE)**

The digital outputs of the ADS2806 can be set to high impedance (tri-state) by driving  $\overline{OE}_A$  and  $\overline{OE}_B$  (pins 6, 42) with a logic HIGH. Normal operation is achieved with the same pins pulled LOW.



### **GROUNDING AND DECOUPLING**

Proper grounding, bypassing, short trace lengths, and the use of power and ground planes are particularly important for high-frequency designs. Multilayer PC boards are recommended for best performance since they offer distinct advantages, such as minimizing ground impedance, separation of signal layers by ground layers, etc. The ADS2806 should be treated as an analog component. Whenever possible, the supply pins should be powered by the analog supply. This will ensure the most consistent results, since digital supply lines often carry high levels of noise that otherwise would be coupled into the converter and degrade the achievable performance. The ground pins should directly connect to an analog ground plane that covers the PC board area under the converter. While designing the layout it is important to keep

the analog signal traces separated from any digital lines to prevent noise coupling onto the analog signal path. Due to its high sampling rate, the ADS2806 generates high-frequency current transients and noise (clock feedthrough) that are fed back into the supply and reference lines. This requires that all supply and reference pins are sufficiently bypassed. Figure 8 shows the recommended decoupling scheme for the ADS2806. In most cases, 0.1µF ceramic chip capacitors at each pin are adequate to keep the impedance low over a wide frequency range. Their effectiveness largely depends on the proximity to the individual supply pin. Therefore, they should be located as close to the supply pins as possible. If system supplies are not a low enough impedance, adding a small tantalum capacitor will yield the best results.



FIGURE 8. Recommended Bypassing for the Supply Pins.

Lia Toyan

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products. www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265