

FINAL

COM'L: -7.5/10/12/15/20

IND: -10/12/14/18/24



Advanced  
Micro  
Devices

# MACH211-7/10/12/15/20

High-Density EE CMOS Programmable Logic

## DISTINCTIVE CHARACTERISTICS

- 44 Pins
- 64 Macrocells
- 7.5 ns t<sub>PD</sub> Commercial  
10 ns t<sub>PD</sub> Industrial
- 133 MHz f<sub>CNT</sub>
- 38 Bus-Friendly inputs and I/Os
- Peripheral Component Interconnect (PCI) compliant

- Programmable power-down mode
- 32 Outputs
- 64 Flip-flops; 4 clock choices
- 4 "PAL26V16" blocks with buried macrocells
- Pin-compatible with MACH110, MACH111, MACH210, and MACH215
- Improved routing over the MACH210

## GENERAL DESCRIPTION

The MACH211 is a member of AMD's EE CMOS Performance Plus MACH® 2 device family. This device has approximately six times the logic macrocell capability of the popular PAL22V10 without loss of speed.

The MACH211 consists of four PAL® blocks interconnected by a programmable switch matrix. The four PAL blocks are essentially "PAL26V16" structures complete with product-term arrays and programmable macrocells, which can be programmed as high speed or low power, and buried macrocells. The switch matrix connects the PAL blocks to each other and to all input pins, providing a high degree of connectivity between the fully-connected PAL blocks. This allows designs to be placed and routed efficiently.

The MACH211 has two kinds of macrocell: output and buried. The MACH211 output macrocell provides registered, latched, or combinatorial outputs with programmable polarity. If a registered configuration is chosen, the register can be configured as D-type or T-type to help reduce the number of product terms. The register type decision can be made by the designer or by the software. All output macrocells can be connected to an I/O cell. If a buried macrocell is desired, the internal feedback path from the macrocell can be used, which frees up the I/O pin for use as an input.

The MACH211 has dedicated buried macrocells which, in addition to the capabilities of the output macrocell, also provide input registers or latches for use in synchronizing signals and reducing setup time requirements.

BLOCK DIAGRAM



19601B-1

## **CONNECTION DIAGRAM**

PLCC



19601B-2

### Note

**Pin-compatible with MACH110, MACH111, MACH210, MACH210A, MACH210AQ, and MACH215.**

**CONNECTION DIAGRAM**  
**Top View**

**TQFP**



19601B-3

**Note:**  
*Pin-compatible with MACH111 and MACH210A.*

---

**PIN DESIGNATIONS**

CLK/I = Clock or Input

GND = Ground

I = Input

I/O = Input/Output

V<sub>cc</sub> = Supply Voltage

**ORDERING INFORMATION****Commercial Products**

AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:



| Valid Combinations |           |
|--------------------|-----------|
| MACH211-7          |           |
| MACH211-10         |           |
| MACH211-12         |           |
| MACH211-15         |           |
| MACH211-20         | JC,<br>VC |

**Valid Combinations**

The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## ORDERING INFORMATION

### Industrial Products

AMD programmable logic products for industrial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:



| Valid Combinations |    |
|--------------------|----|
| MACH211-10         | JI |
| MACH211-12         |    |
| MACH211-14         |    |
| MACH211-18         |    |
| MACH211-24         |    |

#### Valid Combinations

The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## FUNCTIONAL DESCRIPTION

The MACH211 consists of four PAL blocks connected by a switch matrix. There are 32 I/O pins and 4 dedicated input pins feeding the switch matrix. These signals are distributed to the four PAL blocks for efficient design implementation. There are two clock pins that can also be used as dedicated inputs.

### The PAL Blocks

Each PAL block in the MACH211 (Figure 1) contains a 64-product-term logic array, a logic allocator, 8 output macrocells, 8 buried macrocells, and 8 I/O cells. The switch matrix feeds each PAL block with 26 inputs. This makes the PAL block look effectively like an independent "PAL26V16" with 8 buried macrocells.

In addition to the logic product terms, two output enable product terms, an asynchronous reset product term, and an asynchronous preset product term are provided. One of the two output enable product terms can be chosen within each I/O cell in the PAL block. All flip-flops within the PAL block are initialized together.

### The Switch Matrix

The MACH211 switch matrix is fed by the inputs and feedback signals from the PAL blocks. Each PAL block provides 16 internal feedback signals and 8 I/O feedback signals. The switch matrix distributes these signals back to the PAL blocks in an efficient manner that also provides for high performance. The design software automatically configures the switch matrix when fitting a design into the device.

### The Product-term Array

The MACH211 product-term array consists of 64 product terms for logic use, and 4 special-purpose product terms. Two of the special-purpose product terms provide programmable output enable; one provides asynchronous reset, and one provides asynchronous preset.

### The Logic Allocator

The logic allocator in the MACH211 takes the 64 logic product terms and allocates them to the 16 macrocells as needed. Each macrocell can be driven by up to 16 product terms. The design software automatically configures the logic allocator when fitting the design into the device.

Table 1 illustrates which product term clusters are available to each macrocell within a PAL block. Refer to Figure 1 for cluster and macrocell numbers.

Table 1. Logic Allocation

| Macrocell |        | Available Clusters                       |
|-----------|--------|------------------------------------------|
| Output    | Buried |                                          |
| M0        | M1     | C0, C1, C2<br>C0, C1, C2, C3             |
| M2        | M3     | C1, C2, C3, C4<br>C2, C3, C4, C5         |
| M4        | M5     | C3, C4, C5, C6<br>C4, C5, C6, C7         |
| M6        | M7     | C5, C6, C7, C8<br>C6, C7, C8, C9         |
| M8        | M9     | C7, C8, C9, C10<br>C8, C9, C10, C11      |
| M10       | M11    | C9, C10, C11, C12<br>C10, C11, C12, C13  |
| M12       | M13    | C11, C12, C13, C14<br>C12, C13, C14, C15 |
| M14       | M15    | C13, C14, C15<br>C14, C15                |

### The Macrocell

The MACH211 has two types of macrocell: output and buried. The output macrocells can be configured as either registered, latched, or combinatorial, with programmable polarity. The macrocell provides internal feedback whether configured with or without the flip-flop. The registers can be configured as D-type or T-type, allowing for product-term optimization.

The flip-flops can individually select one of two clock/gate pins, which are also available as data inputs. The registers are clocked on the LOW-to-HIGH transition of the clock signal. The latch holds its data when the gate input is HIGH, and is transparent when the gate input is LOW. The flip-flops can also be asynchronously initialized with the common asynchronous reset and preset product terms.

The buried macrocells are the same as the output macrocells if they are used for generating logic. In that case, the only thing that distinguishes them from the output macrocells is the fact that there is no I/O cell connection, and the signal is only used internally. The buried macrocell can also be configured as an input register or latch.

### The I/O Cell

The I/O cell in the MACH211 consists of a three-state output buffer. The three-state buffer can be configured in one of three ways: always enabled, always disabled, or controlled by a product term. If product term control is chosen, one of two product terms may be used to provide the control. The two product terms that are available are common to all I/O cells in a PAL block.

---

These choices make it possible to use the macrocell as an output, an input, a bidirectional pin, or a three-state output for use in driving a bus.

### Power-Down Mode

The MACH211 features a programmable low-power mode in which individual signal paths can be programmed as low power. These low-power speed paths will be slightly slower than the non-low-power paths. This feature allows speed critical paths to run at maximum frequency while the rest of the paths operate in the low-power mode, resulting in power savings of up to 75%.

### Bus-Friendly Inputs and I/Os

The MACH211 inputs and I/Os include two inverters in series which loop back to the input. This double inversion reinforces the state of the input and pulls the

voltage away from the input threshold voltage. Unlike a pull-up, this configuration cannot cause contention on a bus. For an illustration of this configuration, please turn to the input and output equivalent schematics at the end of this data book.

### PCI Compliance

The MACH211-7/10 is fully compliant with the *PCI Local Bus Specification* published by the PCI Special Interest Group. The MACH211-7/10's predictable timing ensures compliance with the PCI AC specifications independent of the design. On the other hand, in CPLD and FPGA architectures without predictable timing, PCI compliance is dependent upon routing and product term distribution.



19601B-4

**Figure 1. MACH211 PAL Block**

## ABSOLUTE MAXIMUM RATINGS

|                                                    |       |                                   |
|----------------------------------------------------|-------|-----------------------------------|
| Storage Temperature                                | ..... | -65°C to +150°C                   |
| Ambient Temperature                                |       |                                   |
| With Power Applied                                 | ..... | -55°C to +125°C                   |
| Supply Voltage with<br>Respect to Ground           | ..... | -0.5 V to +7.0 V                  |
| DC Input Voltage                                   | ..... | -0.5 V to V <sub>CC</sub> + 0.5 V |
| DC Output or I/O<br>Pin Voltage                    | ..... | -0.5 V to V <sub>CC</sub> + 0.5 V |
| Static Discharge Voltage                           | ..... | 2001 V                            |
| Latchup Current<br>(T <sub>A</sub> = 0°C to +70°C) | ..... | 200 mA                            |

*Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.*

## OPERATING RANGES

### Commercial (C) Devices

|                                                             |       |                    |
|-------------------------------------------------------------|-------|--------------------|
| Ambient Temperature (T <sub>A</sub> )                       | ..... | 0°C to +70°C       |
| Supply Voltage (V <sub>CC</sub> )<br>with Respect to Ground | ..... | +4.75 V to +5.25 V |

*Operating ranges define those limits between which the functionality of the device is guaranteed.*

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                                                   | Min | Typ | Max  | Unit |
|---------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>OH</sub>     | Output HIGH Voltage                      | I <sub>OH</sub> = -3.2 mA, V <sub>CC</sub> = Min<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>          | 2.4 |     |      | V    |
| V <sub>OL</sub>     | Output LOW Voltage                       | I <sub>OL</sub> = 16 mA, V <sub>CC</sub> = Min<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>            |     |     | 0.5  | V    |
| V <sub>IH</sub>     | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1)                                                  | 2.0 |     |      | V    |
| V <sub>IL</sub>     | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1)                                                   |     |     | 0.8  | V    |
| I <sub>IH</sub>     | Input HIGH Current                       | V <sub>IN</sub> = 5.25 V, V <sub>CC</sub> = Max (Note 2)                                                          |     |     | 10   | µA   |
| I <sub>IL</sub>     | Input LOW Current                        | V <sub>IN</sub> = 0 V, V <sub>CC</sub> = Max (Note 2)                                                             |     |     | -10  | µA   |
| I <sub>OZH</sub>    | Off-State Output Leakage<br>Current HIGH | V <sub>OUT</sub> = 5.25 V, V <sub>CC</sub> = Max<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 2) |     |     | 10   | µA   |
| I <sub>OZL</sub>    | Off-State Output Leakage<br>Current LOW  | V <sub>OUT</sub> = 0 V, V <sub>CC</sub> = Max<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 2)    |     |     | -10  | µA   |
| I <sub>SC</sub>     | Output Short-Circuit Current             | V <sub>OUT</sub> = 0.5 V, V <sub>CC</sub> = Max (Notes 3, 5)                                                      | -30 |     | -160 | mA   |
| I <sub>CC</sub>     | Supply Current (Static)                  | V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C, f = 0 MHz<br>(Note 4)                                               |     | 40  |      | mA   |
|                     | Supply Current (Active)                  | V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C, f = 1 MHz<br>(Note 4)                                               |     | 45  |      | mA   |

### Notes:

1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included.
2. I/O pin leakage is the worst case of I<sub>IL</sub> and I<sub>OZL</sub> (or I<sub>IH</sub> and I<sub>OZH</sub>).
3. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second. V<sub>OUT</sub> = 0.5 V has been chosen to avoid test problems caused by tester ground degradation.
4. This parameter is measured in low-power mode with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and is capable of being loaded, enabled and reset.
5. This parameter is not 100% tested, but is evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

**CAPACITANCE (Note 1)**

| Parameter Symbol | Parameter Description | Test Conditions          |                         |                          |  | Typ | Unit |
|------------------|-----------------------|--------------------------|-------------------------|--------------------------|--|-----|------|
| $C_{IN}$         | Input Capacitance     | $V_{IN} = 2.0\text{ V}$  | $V_{CC} = 5.0\text{ V}$ | $T_A = 25^\circ\text{C}$ |  | 6   | pF   |
| $C_{OUT}$        | Output Capacitance    | $V_{OUT} = 2.0\text{ V}$ |                         | $f = 1\text{ MHz}$       |  | 8   | pF   |

**SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)**

| Parameter Symbol | Parameter Description                                                                        | -7     |       | -10 |     | Unit  |
|------------------|----------------------------------------------------------------------------------------------|--------|-------|-----|-----|-------|
|                  |                                                                                              | Min    | Max   | Min | Max |       |
| $t_{PD}$         | Input, I/O, or Feedback to Combinatorial Output (Note 3)                                     |        | 7.5   |     | 10  | ns    |
| $t_s$            | Setup Time from Input, I/O, or Feedback to Clock (Note 3)                                    | D-type | 5.5   |     | 6.5 | ns    |
|                  |                                                                                              | T-type | 6.5   |     | 7.5 | ns    |
| $t_H$            | Register Data Hold Time                                                                      |        | 0     |     | 0   | ns    |
| $t_{CO}$         | Clock to Output (Note 3)                                                                     |        |       | 4.5 |     | 6 ns  |
| $t_{WL}$         | Clock Width                                                                                  | LOW    | 3     |     | 5   | ns    |
|                  |                                                                                              | HIGH   | 3     |     | 5   | ns    |
| $f_{MAX}$        | External Feedback                                                                            | D-type | 100   |     | 80  | MHz   |
|                  |                                                                                              | T-type | 91    |     | 74  | MHz   |
|                  | Internal Feedback ( $f_{CNT}$ )                                                              | D-type | 133   |     | 100 | MHz   |
|                  |                                                                                              | T-type | 125   |     | 91  | MHz   |
|                  | No Feedback                                                                                  |        | 166.7 |     | 100 | MHz   |
| $t_{SL}$         | Setup Time from Input, I/O, or Feedback to Gate                                              |        | 5.5   |     | 6.5 | ns    |
| $t_{HL}$         | Latch Data Hold Time                                                                         |        | 0     |     | 0   | ns    |
| $t_{GO}$         | Gate to Output                                                                               |        |       | 7   |     | 7 ns  |
| $t_{GWL}$        | Gate Width LOW                                                                               |        | 3     |     | 5   | ns    |
| $t_{PDL}$        | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch                  |        |       | 9.5 |     | 12 ns |
| $t_{SIR}$        | Input Register Setup Time                                                                    |        | 2     |     | 2   | ns    |
| $t_{HIR}$        | Input Register Hold Time                                                                     |        | 2     |     | 2   | ns    |
| $t_{ICO}$        | Input Register Clock to Combinatorial Output                                                 |        |       | 11  |     | 13 ns |
| $t_{ICS}$        | Input Register Clock to Output Register Setup                                                | D-type | 9     |     | 10  | ns    |
|                  |                                                                                              | T-type | 10    |     | 11  | ns    |
| $t_{WICL}$       | Input Register Clock Width                                                                   | LOW    | 3     |     | 5   | ns    |
|                  |                                                                                              | HIGH   | 3     |     | 5   | ns    |
| $f_{MAXIR}$      | Maximum Input Register Frequency                                                             |        | 166.7 |     | 100 | MHz   |
| $t_{SIL}$        | Input Latch Setup Time                                                                       |        | 2     |     | 2   | ns    |
| $t_{HIL}$        | Input Latch Hold Time                                                                        |        | 2     |     | 2   | ns    |
| $t_{IGO}$        | Input Latch Gate to Combinatorial Output                                                     |        |       | 12  |     | 14 ns |
| $t_{IGOL}$       | Input Latch Gate to Output Through Transparent Output Latch                                  |        |       | 14  |     | 16 ns |
| $t_{SLL}$        | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Output Latch Gate |        | 7.5   |     | 8.5 | ns    |

**SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)  
(continued)**

| Parameter Symbol | Parameter Description                                                          | -7  |     | -10  |     | Unit  |
|------------------|--------------------------------------------------------------------------------|-----|-----|------|-----|-------|
|                  |                                                                                | Min | Max | Min  | Max |       |
| $t_{IGS}$        | Input Latch Gate to Output Latch Setup                                         | 10  |     | 11   |     | ns    |
| $t_{WGL}$        | Input Latch Gate Width LOW                                                     | 3   |     | 5    |     | ns    |
| $t_{PDLL}$       | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |     |     | 12.5 |     | 14 ns |
| $t_{AR}$         | Asynchronous Reset to Registered or Latched Output                             |     |     | 9.5  |     | 15 ns |
| $t_{ARW}$        | Asynchronous Reset Width (Note 1)                                              | 5   |     | 10   |     | ns    |
| $t_{ARR}$        | Asynchronous Reset Recovery Time (Note 1)                                      | 5   |     | 10   |     | ns    |
| $t_{AP}$         | Asynchronous Preset to Registered or Latched Output                            |     |     | 9.5  |     | 15 ns |
| $t_{APW}$        | Asynchronous Preset Width (Note 1)                                             | 5   |     | 10   |     | ns    |
| $t_{APR}$        | Asynchronous Preset Recovery Time (Note 1)                                     | 5   |     | 10   |     | ns    |
| $t_{EA}$         | Input, I/O, or Feedback to Output Enable                                       |     |     | 9.5  |     | 12 ns |
| $t_{ER}$         | Input, I/O, or Feedback to Output Disable                                      |     |     | 9.5  |     | 12 ns |
| $t_{LP}$         | $t_D$ Increase for Powered-down Macrocell (Note 3)                             |     |     | 10   |     | 10 ns |
| $t_{LPS}$        | $t_S$ Increase for Powered-down Macrocell (Note 3)                             |     |     | 10   |     | 10 ns |
| $t_{LPCO}$       | $t_{CO}$ Increase for Powered-down Macrocell (Note 3)                          |     |     | 0    |     | 0 ns  |
| $t_{LPEA}$       | $t_{EA}$ Increase for Powered-down Macrocell (Note 3)                          |     |     | 10   |     | 10 ns |

**Notes:**

1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.
2. See *Switching Test Circuit*, for test conditions.
3. If a signal is powered down, this parameter must be added to its respective high-speed parameter.

**ABSOLUTE MAXIMUM RATINGS**

|                                                           |                            |
|-----------------------------------------------------------|----------------------------|
| Storage Temperature                                       | -65°C to +150°C            |
| Ambient Temperature<br>With Power Applied                 | -55°C to +125°C            |
| Supply Voltage with<br>Respect to Ground                  | -0.5 V to +7.0 V           |
| DC Input Voltage                                          | -0.5 V to $V_{CC} + 0.5$ V |
| DC Output or I/O<br>Pin Voltage                           | -0.5 V to $V_{CC} + 0.5$ V |
| Static Discharge Voltage                                  | 2001 V                     |
| Latchup Current<br>( $T_A = 0^\circ C$ to $+70^\circ C$ ) | 200 mA                     |

*Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.*

**OPERATING RANGES****Commercial (C) Devices**

|                                                       |                    |
|-------------------------------------------------------|--------------------|
| Ambient Temperature ( $T_A$ )                         |                    |
| Operating in Free Air                                 | 0°C to +70°C       |
| Supply Voltage ( $V_{CC}$ )<br>with Respect to Ground | +4.75 V to +5.25 V |

*Operating ranges define those limits between which the functionality of the device is guaranteed.*

**DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified**

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                     | Min | Typ | Max  | Unit    |
|---------------------|------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|------|---------|
| $V_{OH}$            | Output HIGH Voltage                      | $I_{OH} = -3.2$ mA, $V_{CC} = \text{Min}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$          | 2.4 |     |      | V       |
| $V_{OL}$            | Output LOW Voltage                       | $I_{OL} = 16$ mA, $V_{CC} = \text{Min}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$            |     |     | 0.5  | V       |
| $V_{IH}$            | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1)                    | 2.0 |     |      | V       |
| $V_{IL}$            | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1)                     |     |     | 0.8  | V       |
| $I_{IH}$            | Input HIGH Current                       | $V_{IN} = 5.25$ V, $V_{CC} = \text{Max}$ (Note 2)                                   |     |     | 10   | $\mu A$ |
| $I_{IL}$            | Input LOW Current                        | $V_{IN} = 0$ V, $V_{CC} = \text{Max}$ (Note 2)                                      |     |     | -10  | $\mu A$ |
| $I_{OZH}$           | Off-State Output Leakage<br>Current HIGH | $V_{OUT} = 5.25$ V, $V_{CC} = \text{Max}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$ (Note 2) |     |     | 10   | $\mu A$ |
| $I_{OZL}$           | Off-State Output Leakage<br>Current LOW  | $V_{OUT} = 0$ V, $V_{CC} = \text{Max}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$ (Note 2)    |     |     | -10  | $\mu A$ |
| $I_{SC}$            | Output Short-Circuit Current             | $V_{OUT} = 0.5$ V, $V_{CC} = \text{Max}$ (Notes 3, 5)                               | -30 |     | -160 | mA      |
| $I_{CC}$            | Supply Current (Static)                  | $V_{CC} = 5$ V, $T_A = 25^\circ C$ , $f = 0$ MHz<br>(Note 4)                        |     | 40  |      | mA      |
|                     | Supply Current (Active)                  | $V_{CC} = 5$ V, $T_A = 25^\circ C$ , $f = 1$ MHz<br>(Note 4)                        |     | 45  |      | mA      |

**Notes:**

1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included.
2. I/O pin leakage is the worst case of  $I_{IL}$  and  $I_{OZL}$  (or  $I_{IH}$  and  $I_{OZH}$ ).
3. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second.  
 $V_{OUT} = 0.5$  V has been chosen to avoid test problems caused by tester ground degradation.
4. This parameter is measured in low-power mode with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and is capable of being loaded, enabled and reset.
5. This parameter is not 100% tested, but is evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

**CAPACITANCE (Note 1)**

| Parameter Symbol | Parameter Description | Test Conditions           |                                                   |  |  | Typ | Unit |
|------------------|-----------------------|---------------------------|---------------------------------------------------|--|--|-----|------|
| $C_{IN}$         | Input Capacitance     | $V_{IN} = 2.0 \text{ V}$  | $V_{CC} = 5.0 \text{ V}, T_A = 25^\circ\text{C},$ |  |  | 6   | pF   |
| $C_{OUT}$        | Output Capacitance    | $V_{OUT} = 2.0 \text{ V}$ | $f = 1 \text{ MHz}$                               |  |  | 8   | pF   |

**SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)**

| Parameter Symbol | Parameter Description                                                                        | -12                       |                    | -15              |                       | -20          |            | Unit     |
|------------------|----------------------------------------------------------------------------------------------|---------------------------|--------------------|------------------|-----------------------|--------------|------------|----------|
|                  |                                                                                              | Min                       | Max                | Min              | Max                   | Min          | Max        |          |
| $t_{PD}$         | Input, I/O, or Feedback to Combinatorial Output (Note 3)                                     |                           | 12                 |                  | 15                    |              | 20         | ns       |
| $t_S$            | Setup Time from Input, I/O, or Feedback to Clock                                             | D-type<br>T-type          | 7<br>8             | 10<br>11         |                       | 13<br>14     |            | ns       |
| $t_H$            | Register Data Hold Time                                                                      |                           | 0                  | 0                |                       | 0            |            | ns       |
| $t_{CO}$         | Clock to Output (Note 3)                                                                     |                           |                    | 8                |                       | 10           |            | 12 ns    |
| $t_{WL}$         | Clock Width                                                                                  | LOW                       | 6                  | 6                |                       | 8            |            | ns       |
| $t_{WH}$         |                                                                                              | HIGH                      | 6                  | 6                |                       | 8            |            | ns       |
| $f_{MAX}$        | Maximum Frequency (Note 1)                                                                   | External Feedback         | $1/(t_S + t_{CO})$ | D-type<br>T-type | 66.7<br>62.5          | 50<br>47.6   | 40<br>38.5 | MHz      |
|                  |                                                                                              | Internal Feedback (fcNT)  |                    | D-type<br>T-type | 83.3<br>76.9          | 66.6<br>62.5 | 50<br>47.6 | MHz      |
|                  |                                                                                              |                           |                    | No Feedback      | $1/(t_{WL} + t_{WH})$ | 83.3         | 83.3       | 62.5 MHz |
| $t_{SL}$         | Setup Time from Input, I/O, or Feedback to Gate                                              |                           | 7                  | 10               |                       | 13           |            | ns       |
| $t_{HL}$         | Latch Data Hold Time                                                                         |                           | 0                  | 0                |                       | 0            |            | ns       |
| $t_{GO}$         | Gate to Output (Note 3)                                                                      |                           |                    | 10               |                       | 11           |            | 12 ns    |
| $t_{GWL}$        | Gate Width LOW                                                                               |                           | 6                  | 6                |                       | 8            |            | ns       |
| $t_{PDL}$        | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch                  |                           |                    | 14               |                       | 17           |            | 22 ns    |
| $t_{SIR}$        | Input Register Setup Time                                                                    |                           | 2                  | 2                |                       | 2            |            | ns       |
| $t_{HIR}$        | Input Register Hold Time                                                                     |                           | 2                  | 2.5              |                       | 3            |            | ns       |
| $t_{ICO}$        | Input Register Clock to Combinatorial Output                                                 |                           |                    | 15               |                       | 18           |            | 23 ns    |
| $t_{ICR}$        | Input Register Clock to Output Register Setup                                                | D-type                    | 12                 | 15               |                       | 20           |            | ns       |
|                  |                                                                                              | T-type                    | 13                 | 16               |                       | 21           |            | ns       |
| $t_{WICL}$       | Input Register Clock Width                                                                   | LOW                       | 6                  | 6                |                       | 8            |            | ns       |
|                  |                                                                                              | HIGH                      | 6                  | 6                |                       | 8            |            | ns       |
| $f_{MAXIR}$      | Maximum Input Register Frequency                                                             | $1/(t_{WICL} + t_{WICH})$ | 83.3               | 83.3             |                       | 62.5         |            | MHz      |
| $t_{SIL}$        | Input Latch Setup Time                                                                       |                           | 2                  | 2                |                       | 2            |            | ns       |
| $t_{HIL}$        | Input Latch Hold Time                                                                        |                           | 2                  | 2.5              |                       | 3            |            | ns       |
| $t_{IGO}$        | Input Latch Gate to Combinatorial Output                                                     |                           |                    | 17               |                       | 20           |            | 25 ns    |
| $t_{IGOL}$       | Input Latch Gate to Output Through Transparent Output Latch                                  |                           |                    | 19               |                       | 22           |            | 27 ns    |
| $t_{SLL}$        | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Output Latch Gate |                           | 9                  |                  | 12                    |              | 15         | ns       |
| $t_{IGS}$        | Input Latch Gate to Output Latch Setup                                                       |                           | 13                 | 16               |                       | 21           |            | ns       |

**SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)**  
**(continued)**

| Parameter Symbol | Parameter Description                                                          | -12 |     | -15 |     | -20 |     | Unit |
|------------------|--------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|------|
|                  |                                                                                | Min | Max | Min | Max | Min | Max |      |
| $t_{WL}$         | Input Latch Gate Width LOW                                                     | 6   |     | 6   |     | 8   |     | ns   |
| $t_{PDLL}$       | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |     | 16  |     | 19  |     | 24  | ns   |
| $t_{AR}$         | Asynchronous Reset to Registered or Latched Output                             |     | 16  |     | 20  |     | 25  | ns   |
| $t_{ARW}$        | Asynchronous Reset Width (Note 1)                                              | 12  |     | 15  |     | 20  |     | ns   |
| $t_{ARR}$        | Asynchronous Reset Recovery Time (Note 1)                                      | 8   |     | 10  |     | 15  |     | ns   |
| $t_{AP}$         | Asynchronous Preset to Registered or Latched Output                            |     | 16  |     | 20  |     | 25  | ns   |
| $t_{APW}$        | Asynchronous Preset Width (Note 1)                                             | 12  |     | 15  |     | 20  |     | ns   |
| $t_{APR}$        | Asynchronous Preset Recovery Time (Note 1)                                     | 8   |     | 10  |     | 15  |     | ns   |
| $t_{EA}$         | Input, I/O, or Feedback to Output Enable                                       |     | 15  |     | 15  |     | 15  | ns   |
| $t_{ER}$         | Input, I/O, or Feedback to Output Disable                                      |     | 15  |     | 15  |     | 15  | ns   |
| $t_{LP}$         | $t_{PD}$ Increase for Powered-down Macrocell (Note 3)                          |     | 10  |     | 10  |     | 10  | ns   |
| $t_{LPS}$        | $t_{S}$ Increase for Powered-down Macrocell (Note 3)                           |     | 10  |     | 10  |     | 10  | ns   |
| $t_{LPCO}$       | $t_{CO}$ Increase for Powered-down Macrocell (Note 3)                          |     | 0   |     | 0   |     | 0   | ns   |
| $t_{LPEA}$       | $t_{EA}$ Increase for Powered-down Macrocell (Note 3)                          |     | 10  |     | 10  |     | 10  | ns   |

**Notes:**

1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.
2. See *Switching Test Circuit*, for test conditions.
3. If a signal is powered down, this parameter must be added to its respective high-speed parameter.

**ABSOLUTE MAXIMUM RATINGS**

|                                                        |                            |
|--------------------------------------------------------|----------------------------|
| Storage Temperature                                    | -65°C to +150°C            |
| Ambient Temperature with Power Applied                 | -55°C to +125°C            |
| Supply Voltage with Respect to Ground                  | -0.5 V to +7.0 V           |
| DC Input Voltage                                       | -0.5 V to $V_{CC} + 0.5$ V |
| DC Output or I/O Pin Voltage                           | -0.5 V to $V_{CC} + 0.5$ V |
| Static Discharge Voltage                               | 2001 V                     |
| Latchup Current ( $T_A = 0^\circ C$ to $+70^\circ C$ ) | 200 mA                     |

*Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.*

**INDUSTRIAL OPERATING RANGES**

|                                                    |                  |
|----------------------------------------------------|------------------|
| Temperature ( $T_A$ ) Operating in Free Air        | -40°C to +85°C   |
| Supply Voltage ( $V_{CC}$ ) with Respect to Ground | +4.5 V to +5.5 V |

*Operating ranges define those limits between which the functionality of the device is guaranteed.*

**DC CHARACTERISTICS over INDUSTRIAL operating ranges unless otherwise specified**

| Parameter Symbol | Parameter Description                 | Test Conditions                                                                     | Min | Typ | Max  | Unit    |
|------------------|---------------------------------------|-------------------------------------------------------------------------------------|-----|-----|------|---------|
| $V_{OH}$         | Output HIGH Voltage                   | $I_{OH} = -3.2$ mA, $V_{CC} = \text{Min}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$          | 2.4 |     |      | V       |
| $V_{OL}$         | Output LOW Voltage                    | $I_{OL} = 16$ mA, $V_{CC} = \text{Min}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$            |     |     | 0.5  | V       |
| $V_{IH}$         | Input HIGH Voltage                    | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 1)                       | 2.0 |     |      | V       |
| $V_{IL}$         | Input LOW Voltage                     | Guaranteed Input Logical LOW Voltage for all Inputs (Note 1)                        |     |     | 0.8  | V       |
| $I_{IH}$         | Input HIGH Leakage Current            | $V_{IN} = 5.25$ V, $V_{CC} = \text{Max}$ (Note 2)                                   |     |     | 10   | $\mu$ A |
| $I_{IL}$         | Input LOW Leakage Current             | $V_{IN} = 0$ V, $V_{CC} = \text{Max}$ (Note 2)                                      |     |     | -10  | $\mu$ A |
| $I_{OZH}$        | Off-State Output Leakage Current HIGH | $V_{OUT} = 5.25$ V, $V_{CC} = \text{Max}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$ (Note 2) |     |     | 10   | $\mu$ A |
| $I_{OZL}$        | Off-State Output Leakage Current LOW  | $V_{OUT} = 0$ V, $V_{CC} = \text{Max}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$ (Note 2)    |     |     | -10  | $\mu$ A |
| $I_{SC}$         | Output Short-Circuit Current          | $V_{OUT} = 0.5$ V, $V_{CC} = \text{Max}$ (Notes 3, 5)                               | -30 |     | -160 | mA      |
| $I_{CC}$         | Supply Current (Static)               | $V_{CC} = 5$ V, $T_A = 25^\circ C$ , $f = 0$ MHz<br>(Note 4)                        |     | 40  |      | mA      |
|                  | Supply Current (Active)               | $V_{CC} = 5$ V, $T_A = 25^\circ C$ , $f = 1$ MHz<br>(Note 4)                        |     | 45  |      | mA      |

**Notes:**

1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included.
2. I/O pin leakage is the worst case of  $I_{IL}$  and  $I_{OZL}$  (or  $I_{IH}$  and  $I_{OZH}$ ).
3. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second.  $V_{OUT} = 0.5$  V has been chosen to avoid test problems caused by tester ground degradation.
4. This parameter is measured in low-power mode with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and is capable of being loaded, enabled and reset.
5. This parameter is not 100% tested, but evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

**CAPACITANCE (Note 1)**

| Parameter Symbol | Parameter Description | Test Conditions           |                                                       |  |  | Typ | Unit |
|------------------|-----------------------|---------------------------|-------------------------------------------------------|--|--|-----|------|
| $C_{IN}$         | Input Capacitance     | $V_{IN} = 2.0 \text{ V}$  | $V_{CC} = 5.0 \text{ V}$ , $T_A = 25^\circ\text{C}$ , |  |  | 6   | pF   |
| $C_{OUT}$        | Output Capacitance    | $V_{OUT} = 2.0 \text{ V}$ | $f = 1 \text{ MHz}$                                   |  |  | 8   | pF   |

**SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2)**

| Parameter Symbol | Parameter Description                                                                        | -10                             |                    | -12    |     | Unit    |     |
|------------------|----------------------------------------------------------------------------------------------|---------------------------------|--------------------|--------|-----|---------|-----|
|                  |                                                                                              | Min                             | Max                | Min    | Max |         |     |
| $t_{PD}$         | Input, I/O, or Feedback to Combinatorial Output (Note 3)                                     |                                 |                    | 10     | 12  | ns      |     |
| $t_s$            | Setup Time from Input, I/O, or Feedback to Clock                                             | D-Type                          | 6.5                | 8      |     | ns      |     |
|                  |                                                                                              | T-Type                          | 7.5                | 9      |     | ns      |     |
| $t_H$            | Register Data Hold Time                                                                      |                                 | 0                  | 0      |     | ns      |     |
| $t_{CO}$         | Clock to Output (Note 3)                                                                     |                                 |                    | 6      | 7.5 | ns      |     |
| $t_{WL}$         | Clock                                                                                        | LOW                             | 5                  | 6      |     | ns      |     |
| $t_{WH}$         | Width                                                                                        | HIGH                            | 5                  | 6      |     | ns      |     |
| $f_{MAX}$        | Maximum Frequency (Note 1)                                                                   | External Feedback               | $1/(t_s + t_{CO})$ | D-Type | 80  | 64      | MHz |
|                  |                                                                                              |                                 |                    | T-Type | 74  | 59      | MHz |
|                  |                                                                                              | Internal Feedback ( $f_{CNT}$ ) |                    | D-Type | 100 | 80      | MHz |
|                  |                                                                                              |                                 |                    | T-Type | 91  | 72.5    | MHz |
|                  |                                                                                              | No Feedback                     | $1/(t_s + t_H)$    |        | 100 | 80      | MHz |
| $t_{SL}$         | Setup Time from Input, I/O, or Feedback to Gate                                              |                                 | 6.5                | 8      |     | ns      |     |
| $t_{HL}$         | Latch Data Hold Time                                                                         |                                 | 0                  | 0      |     | ns      |     |
| $t_{GO}$         | Gate to Output (Note 3)                                                                      |                                 |                    | 8      |     | 8.5 ns  |     |
| $t_{GWL}$        | Gate Width LOW                                                                               |                                 | 5                  | 6      |     | ns      |     |
| $t_{PDL}$        | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch                  |                                 |                    | 12     |     | 14.5 ns |     |
| $t_{SIR}$        | Input Register Setup Time                                                                    |                                 | 2                  | 2.5    |     | ns      |     |
| $t_{HIR}$        | Input Register Hold Time                                                                     |                                 | 2                  | 3      |     | ns      |     |
| $t_{ICO}$        | Input Register Clock to Combinatorial Output                                                 |                                 |                    | 13     |     | 16 ns   |     |
| $t_{ICR}$        | Input Register Clock to Output Register Setup                                                | D-Type                          | 10                 | 12     |     | ns      |     |
|                  |                                                                                              | T-Type                          | 11                 | 13     |     | ns      |     |
| $t_{WICL}$       | Input Register Clock Width                                                                   | LOW                             | 5                  | 6      |     | ns      |     |
|                  |                                                                                              | HIGH                            | 5                  | 6      |     | ns      |     |
| $f_{MAXIR}$      | Maximum Input Register Frequency                                                             | $1/(t_{WICL} + t_{WICH})$       | 100                | 80     |     | MHz     |     |
| $t_{SIL}$        | Input Latch Setup Time                                                                       |                                 | 2                  | 2.5    |     | ns      |     |
| $t_{HIL}$        | Input Latch Hold Time                                                                        |                                 | 2                  | 3      |     | ns      |     |
| $t_{IGO}$        | Input Latch Gate to Combinatorial Output                                                     |                                 |                    | 14     |     | 17 ns   |     |
| $t_{IGOL}$       | Input Latch Gate to Output Through Transparent Output Latch                                  |                                 |                    | 16     |     | 19.5 ns |     |
| $t_{SLL}$        | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Output Latch Gate |                                 | 8.5                | 10.5   |     | ns      |     |

## SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2) (continued)

| Parameter<br>Symbol | Parameter Description                                                             | -10 |     | -12  |      | Unit |
|---------------------|-----------------------------------------------------------------------------------|-----|-----|------|------|------|
|                     |                                                                                   | Min | Max | Min  | Max  |      |
| $t_{IGS}$           | Input Latch Gate to Output Latch Setup                                            | 11  |     | 13.5 |      | ns   |
| $t_{WGL}$           | Input Latch Gate Width LOW                                                        | 5   |     | 6    |      | ns   |
| $t_{PDLL}$          | Input, I/O, or Feedback to Output Through Transparent<br>Input and Output Latches |     |     | 14   | 17   | ns   |
| $t_{AR}$            | Asynchronous Reset to Registered or Latched Output                                |     |     | 15   | 19.5 | ns   |
| $t_{ARW}$           | Asynchronous Reset Width (Note 1)                                                 | 10  |     | 12   |      | ns   |
| $t_{ARR}$           | Asynchronous Reset Recovery Time (Note 1)                                         | 10  |     | 10   |      | ns   |
| $t_{AP}$            | Asynchronous Preset to Registered or Latched Output                               |     |     | 15   | 18   | ns   |
| $t_{APW}$           | Asynchronous Preset Width (Note 1)                                                | 10  |     | 12   |      | ns   |
| $t_{APR}$           | Asynchronous Preset Recovery Time (Note 1)                                        | 10  |     | 10   |      | ns   |
| $t_{EA}$            | Input, I/O, or Feedback to Output Enable                                          |     |     | 15   | 15   | ns   |
| $t_{ER}$            | Input, I/O, or Feedback to Output Disable                                         |     |     | 15   | 15   | ns   |
| $t_{LP}$            | $t_D$ Increase for Powered-down Macrocell (Note 3)                                |     |     | 10   | 10   | ns   |
| $t_{LPS}$           | $t_S$ Increase for Powered-down Macrocell (Note 3)                                |     |     | 10   | 10   | ns   |
| $t_{LPCO}$          | $t_{CO}$ Increase for Powered-down Macrocell (Note 3)                             |     |     | 0    | 0    | ns   |
| $t_{LPEA}$          | $t_{EA}$ Increase for Powered-down Macrocell (Note 3)                             |     |     | 10   | 10   | ns   |

**Notes:**

1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.
2. See *Switching Test Circuit*, for test conditions.
3. If a signal is powered down, this parameter must be added to its respective high-speed parameter.

**ABSOLUTE MAXIMUM RATINGS**

|                                                             |                            |
|-------------------------------------------------------------|----------------------------|
| Storage Temperature                                         | -65°C to +150°C            |
| Ambient Temperature<br>With Power Applied                   | -55°C to +125°C            |
| Supply Voltage with<br>Respect to Ground                    | -0.5 V to +7.0 V           |
| DC Input Voltage                                            | -0.5 V to $V_{CC} + 0.5$ V |
| DC Output or I/O<br>Pin Voltage                             | -0.5 V to $V_{CC} + 0.5$ V |
| Static Discharge Voltage                                    | 2001 V                     |
| Latchup Current<br>( $T_A = -40^\circ C$ to $+85^\circ C$ ) | 200 mA                     |

*Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.*

**INDUSTRIAL OPERATING RANGES**

|                                                       |                  |
|-------------------------------------------------------|------------------|
| Ambient Temperature ( $T_A$ )                         | -40°C to +85°C   |
| Supply Voltage ( $V_{CC}$ )<br>with Respect to Ground | +4.5 V to +5.5 V |

*Operating ranges define those limits between which the functionality of the device is guaranteed.*

**DC CHARACTERISTICS over INDUSTRIAL operating ranges unless otherwise specified**

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                     | Min | Typ | Max  | Unit    |
|---------------------|------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|------|---------|
| $V_{OH}$            | Output HIGH Voltage                      | $I_{OH} = -3.2$ mA, $V_{CC} = \text{Min}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$          | 2.4 |     |      | V       |
| $V_{OL}$            | Output LOW Voltage                       | $I_{OL} = 16$ mA, $V_{CC} = \text{Min}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$            |     |     | 0.5  | V       |
| $V_{IH}$            | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1)                    | 2.0 |     |      | V       |
| $V_{IL}$            | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1)                     |     |     | 0.8  | V       |
| $I_{IH}$            | Input HIGH Leakage Current               | $V_{IN} = 5.25$ V, $V_{CC} = \text{Max}$ (Note 2)                                   |     |     | 10   | $\mu$ A |
| $I_{IL}$            | Input LOW Leakage Current                | $V_{IN} = 0$ V, $V_{CC} = \text{Max}$ (Note 2)                                      |     |     | -10  | $\mu$ A |
| $I_{OZH}$           | Off-State Output Leakage<br>Current HIGH | $V_{OUT} = 5.25$ V, $V_{CC} = \text{Max}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$ (Note 2) |     |     | 10   | $\mu$ A |
| $I_{OZL}$           | Off-State Output Leakage<br>Current LOW  | $V_{OUT} = 0$ V, $V_{CC} = \text{Max}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$ (Note 2)    |     |     | -10  | $\mu$ A |
| $I_{SC}$            | Output Short-Circuit Current             | $V_{OUT} = 0.5$ V, $V_{CC} = \text{Max}$ (Notes 3, 5)                               | -30 |     | -160 | mA      |
| $I_{CC}$            | Supply Current (Static)                  | $V_{CC} = 5$ V, $T_A = 25^\circ C$ , $f = 0$ MHz (Note 4)                           |     | 40  |      | mA      |
|                     | Supply Current (Active)                  | $V_{CC} = 5$ V, $T_A = 25^\circ C$ , $f = 1$ MHz (Note 4)                           |     | 45  |      | mA      |

**Notes:**

1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included.
2. I/O pin leakage is the worst case of  $I_{IL}$  and  $I_{OZL}$  (or  $I_{IH}$  and  $I_{OZH}$ ).
3. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second.  $V_{OUT} = 0.5$  V has been chosen to avoid test problems caused by tester ground degradation.
4. This parameter is measured in low-power mode with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and is capable of being loaded, enabled and reset.
5. This parameter is not 100% tested, but is evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

**CAPACITANCE (Note 1)**

| Parameter Symbol | Parameter Description | Test Conditions          |                                                  |  |  | Typ | Unit |
|------------------|-----------------------|--------------------------|--------------------------------------------------|--|--|-----|------|
| $C_{IN}$         | Input Capacitance     | $V_{IN} = 2.0\text{ V}$  | $V_{CC} = 5.0\text{ V}, T_A = 25^\circ\text{C},$ |  |  | 6   | pF   |
| $C_{OUT}$        | Output Capacitance    | $V_{OUT} = 2.0\text{ V}$ | $f = 1\text{ MHz}$                               |  |  | 8   | pF   |

**SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2)**

| Parameter Symbol         | Parameter Description                                                                        | -14                       |                       | -18    |      | -24  |      | Unit    |
|--------------------------|----------------------------------------------------------------------------------------------|---------------------------|-----------------------|--------|------|------|------|---------|
|                          |                                                                                              | Min                       | Max                   | Min    | Max  | Min  | Max  |         |
| $t_{PD}$                 | Input, I/O, or Feedback to Combinatorial Output (Note 3)                                     |                           | 14.5                  |        | 18   |      | 24   | ns      |
| $t_S$                    | Setup Time from Input, I/O, or Feedback to Clock                                             | D-type                    | 8.5                   |        | 12   |      | 16   | ns      |
|                          |                                                                                              | T-type                    | 10                    |        | 13.5 |      | 17   | ns      |
| $t_H$                    | Register Data Hold Time                                                                      |                           | 0                     |        | 0    |      | 0    | ns      |
| $t_{CO}$                 | Clock to Output (Note 3)                                                                     |                           |                       | 10     |      | 12   |      | 14.5 ns |
| $t_{WL}$<br>$t_{WH}$     | Clock Width                                                                                  | LOW                       | 7.5                   |        | 7.5  |      | 10   | ns      |
|                          |                                                                                              | HIGH                      | 7.5                   |        | 7.5  |      | 10   | ns      |
| $f_{MAX}$                | Maximum Frequency (Note 1)                                                                   | External Feedback         | $1/(t_S + t_{CO})$    | D-type | 53   |      | 40   | MHz     |
|                          |                                                                                              |                           |                       | T-type | 50   |      | 38   | MHz     |
|                          | Internal Feedback ( $f_{CNT}$ )                                                              |                           |                       | D-type | 61.5 |      | 53   | MHz     |
|                          |                                                                                              |                           |                       | T-type | 57   |      | 44   | MHz     |
|                          | No Feedback                                                                                  |                           | $1/(t_{WL} + t_{WH})$ |        | 66.5 |      | 66.5 | MHz     |
| $t_{SL}$                 | Setup Time from Input, I/O, or Feedback to Gate                                              |                           | 8.5                   |        | 12   |      | 16   | ns      |
| $t_{HL}$                 | Latch Data Hold Time                                                                         |                           | 0                     |        | 0    |      | 0    | ns      |
| $t_{GO}$                 | Gate to Output (Note 3)                                                                      |                           |                       | 12     |      | 13.5 |      | 14.5 ns |
| $t_{GWL}$                | Gate Width LOW                                                                               |                           | 7.5                   |        | 7.5  |      | 10   | ns      |
| $t_{PDL}$                | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch                  |                           |                       | 17     |      | 20.5 |      | 26.5 ns |
| $t_{SIR}$                | Input Register Setup Time                                                                    |                           | 2.5                   |        | 2.5  |      | 2.5  | ns      |
| $t_{HIR}$                | Input Register Hold Time                                                                     |                           | 3                     |        | 3.5  |      | 4    | ns      |
| $t_{ICO}$                | Input Register Clock to Combinatorial Output                                                 |                           |                       | 18     |      | 22   |      | 28 ns   |
| $t_{ICS}$                | Input Register Clock to Output Register Setup                                                | D-type                    | 14.5                  |        | 18   |      | 24   | ns      |
|                          |                                                                                              | T-type                    | 16                    |        | 19.5 |      | 25.5 | ns      |
| $t_{WICL}$<br>$t_{WICH}$ | Input Register Clock Width                                                                   | LOW                       | 7.5                   |        | 7.5  |      | 10   | ns      |
|                          |                                                                                              | HIGH                      | 7.5                   |        | 7.5  |      | 10   | ns      |
| $f_{MAXIR}$              | Maximum Input Register Frequency                                                             | $1/(t_{WICL} + t_{WICH})$ | 66.5                  |        | 66.5 |      | 50   | MHz     |
| $t_{SIL}$                | Input Latch Setup Time                                                                       |                           | 2.5                   |        | 2.5  |      | 2.5  | ns      |
| $t_{HL}$                 | Input Latch Hold Time                                                                        |                           | 3                     |        | 3.5  |      | 4    | ns      |
| $t_{IGO}$                | Input Latch Gate to Combinatorial Output                                                     |                           |                       | 20.5   |      | 24   |      | 30 ns   |
| $t_{IGOL}$               | Input Latch Gate to Output Through Transparent Output Latch                                  |                           |                       | 23     |      | 26.5 |      | 32.5 ns |
| $t_{SLL}$                | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Output Latch Gate |                           | 11                    |        | 14.5 |      | 18   | ns      |
| $t_{IGS}$                | Input Latch Gate to Output Latch Setup                                                       |                           | 16                    |        | 19.5 |      | 25.5 | ns      |
| $t_{WIGL}$               | Input Latch Gate Width LOW                                                                   |                           | 7.5                   |        | 7.5  |      | 10   | ns      |
| $t_{PDLL}$               | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches               |                           |                       | 19.5   |      | 23   |      | 29 ns   |

**SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2)  
(continued)**

| Parameter<br>Symbol | Parameter Description                                 | -14  |      | -18 |     | -24 |     | Unit |
|---------------------|-------------------------------------------------------|------|------|-----|-----|-----|-----|------|
|                     |                                                       | Min  | Max  | Min | Max | Min | Max |      |
| $t_{AR}$            | Asynchronous Reset to Registered or Latched Output    |      | 19.5 |     | 24  |     | 30  | ns   |
| $t_{ARW}$           | Asynchronous Reset Width (Note 1)                     | 14.5 |      | 18  |     | 24  |     | ns   |
| $t_{ARR}$           | Asynchronous Reset Recovery Time (Note 1)             | 10   |      | 12  |     | 18  |     | ns   |
| $t_{AP}$            | Asynchronous Preset to Registered or Latched Output   |      | 19.5 |     | 24  |     | 30  | ns   |
| $t_{APW}$           | Asynchronous Preset Width (Note 1)                    | 14.5 |      | 18  |     | 24  |     | ns   |
| $t_{APR}$           | Asynchronous Preset Recovery Time (Note 1)            | 10   |      | 12  |     | 18  |     | ns   |
| $t_{EA}$            | Input, I/O, or Feedback to Output Enable              |      | 14.5 |     | 18  |     | 24  | ns   |
| $t_{ER}$            | Input, I/O, or Feedback to Output Disable             |      | 14.5 |     | 18  |     | 24  | ns   |
| $t_{LP}$            | $t_{PD}$ Increase for Powered-down Macrocell (Note 3) | 10   |      | 10  |     |     |     | ns   |
| $t_{LPS}$           | $t_{S}$ Increase for Powered-down Macrocell (Note 3)  | 10   |      | 10  |     |     |     | ns   |
| $t_{LPCO}$          | $t_{CO}$ Increase for Powered-down Macrocell (Note 3) |      | 0    |     | 0   |     | 0   | ns   |
| $t_{LPEA}$          | $t_{EA}$ Increase for Powered-down Macrocell (Note 3) |      | 10   |     | 10  |     |     | ns   |

**Notes:**

1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.
2. See *Switching Test Circuit*, for test conditions.
3. If a signal is powered down, this parameter must be added to its respective high-speed parameter.

TYPICAL  $I_{cc}$  CHARACTERISTICS $V_{cc} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ 

19601B-5

The selected "typical" pattern is a 16-bit up/down counter. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.

Maximum frequency shown uses internal feedback and a D-type register.

**TYPICAL THERMAL CHARACTERISTICS**

Measured at 25°C ambient. These parameters are not tested.

| Parameter Symbol | Parameter Description                                | Typ         |      | Unit |
|------------------|------------------------------------------------------|-------------|------|------|
|                  |                                                      | TQFP        | PLCC |      |
| $\theta_{jc}$    | Thermal impedance, junction to case                  | 11.3        | 4    | °C/W |
| $\theta_{ja}$    | Thermal impedance, junction to ambient               | 41          | 30.4 | °C/W |
| $\theta_{jma}$   | Thermal impedance, junction to ambient with air flow | 200 lfm air | 35   | °C/W |
|                  |                                                      | 400 lfm air | 33.7 | °C/W |
|                  |                                                      | 600 lfm air | 32.6 | °C/W |
|                  |                                                      | 800 lfm air | 32   | °C/W |

**Plastic  $\theta_{jc}$  Considerations**

The data listed for plastic  $\theta_{jc}$  are for reference only and are not recommended for use in calculating junction temperatures. The heat-flow paths in plastic-encapsulated devices are complex, making the  $\theta_{jc}$  measurement relative to a specific location on the package surface. Tests indicate this measurement reference point is directly below the die-attach area on the bottom center of the package. Furthermore,  $\theta_{jc}$  tests on packages are performed in a constant-temperature bath, keeping the package surface at a constant temperature. Therefore, the measurements can only be used in a similar environment. TQFP thermal measurements are taken with components on a six-layer printed circuit board.

**SWITCHING WAVEFORMS**

**Combinatorial Output**

**Registered Output**

**Latched Output (MACH 2, 3, and 4)**

**Gate Width (MACH 2, 3, and 4)**

**Registered Input (MACH 2 and 4)**

**Input Register to Output Register Setup (MACH 2 and 4)**
**Notes:**

1.  $V_T = 1.5 V$ .
2. Input pulse amplitude 0 V to 3.0 V.
3. Input rise and fall times 2 ns-4 ns typical.

## SWITCHING WAVEFORMS



19601B-13

Latched Input (MACH 2 and 4)



19601B-14

Latched Input and Output  
(MACH 2, 3, and 4)**Notes:**

1.  $V_T = 1.5 \text{ V}$ .
2. Input pulse amplitude 0 V to 3.0 V.
3. Input rise and fall times 2 ns-4 ns typical.

## SWITCHING WAVEFORMS



**Notes:**

1.  $V_T = 1.5 V$ .
2. Input pulse amplitude 0 V to 3.0 V.
3. Input rise and fall times 2 ns–4 ns typical.

## KEY TO SWITCHING WAVEFORMS

| WAVEFORM       | INPUTS                           | OUTPUTS                                   |
|----------------|----------------------------------|-------------------------------------------|
| —              | Must be Steady                   | Will be Steady                            |
| \\ \\ \\ \\ \\ | May Change from H to L           | Will be Changing from H to L              |
| \\ \\ \\ \\ \\ | May Change from L to H           | Will be Changing from L to H              |
| XXXXXX         | Don't Care, Any Change Permitted | Changing, State Unknown                   |
| \\ \\ \\ \\ \\ | Does Not Apply                   | Center Line is High-Impedance "Off" State |

KS000010-PAL

## SWITCHING TEST CIRCUIT



19601B-20

| Specification                     | S <sub>1</sub>               | C <sub>L</sub> | Commercial     |                | Measured Output Value                                            |
|-----------------------------------|------------------------------|----------------|----------------|----------------|------------------------------------------------------------------|
|                                   |                              |                | R <sub>1</sub> | R <sub>2</sub> |                                                                  |
| t <sub>PD</sub> , t <sub>CO</sub> | Closed                       | 35 pF          | 300 Ω          | 390 Ω          | 1.5 V                                                            |
| t <sub>EA</sub>                   | Z → H: Open<br>Z → L: Closed |                |                |                | 1.5 V                                                            |
| t <sub>ER</sub>                   | H → Z: Open<br>L → Z: Closed | 5 pF           |                |                | H → Z: V <sub>OH</sub> - 0.5 V<br>L → Z: V <sub>OL</sub> + 0.5 V |

\*Switching several outputs simultaneously should be avoided for accurate measurement.

## **f<sub>MAX</sub> PARAMETERS**

The parameter  $f_{MAX}$  is the maximum clock rate at which the device is guaranteed to operate. Because the flexibility inherent in programmable logic devices offers a choice of clocked flip-flop designs,  $f_{MAX}$  is specified for three types of synchronous designs.

The first type of design is a state machine with feedback signals sent off-chip. This external feedback could go back to the device inputs, or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input setup time for the external signals ( $t_s + t_{CO}$ ). The reciprocal,  $f_{MAX}$ , is the maximum frequency with external feedback or in conjunction with an equivalent speed device. This  $f_{MAX}$  is designated " $f_{MAX}$  external."

The second type of design is a single-chip state machine with internal feedback only. In this case, flip-flop inputs are defined by the device inputs and flip-flop outputs. Under these conditions, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic to the flip-flop inputs. This  $f_{MAX}$  is designated " $f_{MAX}$  internal". A simple internal counter is a good example of this type of design; therefore, this parameter is sometimes called " $f_{CNT}$ ".

The third type of design is a simple data path application. In this case, input data is presented to the flip-flop and clocked through; no feedback is employed. Under these conditions, the period is limited by the sum of the data setup time and the data hold time ( $t_s + t_H$ ). However, a lower limit for the period of each  $f_{MAX}$  type is the minimum clock period ( $t_{WH} + t_{WL}$ ). Usually, this minimum clock period determines the period for the third  $f_{MAX}$ , designated " $f_{MAX}$  no feedback."

For devices with input registers, one additional  $f_{MAX}$  parameter is specified:  $f_{MAXIR}$ . Because this involves no feedback, it is calculated the same way as  $f_{MAX}$  no feedback. The minimum period will be limited either by the sum of the setup and hold times ( $t_{SIR} + t_{HIR}$ ) or the sum of the clock widths ( $t_{WICL} + t_{WICH}$ ). The clock widths are normally the limiting parameters, so that  $f_{MAXIR}$  is specified as  $1/(t_{WICL} + t_{WICH})$ . Note that if both input and output registers are used in the same path, the overall frequency will be limited by  $t_{ICS}$ .

All frequencies except  $f_{MAX}$  internal are calculated from other measured AC parameters.  $f_{MAX}$  internal is measured directly.



$f_{MAX}$  External;  $1/(t_s + t_{CO})$



$f_{MAX}$  Internal ( $f_{CNT}$ )



$f_{MAX}$  No Feedback;  $1/(t_s + t_H)$  or  $1/(t_{WH} + t_{WL})$



$f_{MAXIR}$ ;  $1/(t_{SIR} + t_{HIR})$  or  $1/(t_{WICL} + t_{WICH})$

## ENDURANCE CHARACTERISTICS

The MACH families are manufactured using AMD's advanced Electrically Erasable process. This technology uses an EE cell to replace the fuse link used in

bipolar parts. As a result, the device can be erased and reprogrammed, a feature which allows 100% testing at the factory.

### Endurance Characteristics

| Parameter Symbol | Parameter Description           | Min | Units  | Test Conditions               |
|------------------|---------------------------------|-----|--------|-------------------------------|
| t <sub>DR</sub>  | Min Pattern Data Retention Time | 10  | Years  | Max Storage Temperature       |
|                  |                                 | 20  | Years  | Max Operating Temperature     |
| N                | Max Reprogramming Cycles        | 100 | Cycles | Normal Programming Conditions |

**INPUT/OUTPUT EQUIVALENT SCHEMATICS**



19601B-22

## POWER-UP RESET

The MACH devices have been designed with the capability to reset during system power-up. Following power-up, all flip-flops will be reset to LOW. The output state will depend on the logic polarity. This feature provides extra flexibility to the designer and is especially valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the synchronous operation of the power-up reset and the

wide range of ways  $V_{cc}$  can rise to its steady state, two conditions are required to insure a valid power-up reset. These conditions are:

1. The  $V_{cc}$  rise must be monotonic.
2. Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.

| Parameter Symbol | Parameter Descriptions       | Max                                 | Unit    |
|------------------|------------------------------|-------------------------------------|---------|
| $t_{PR}$         | Power-Up Reset Time          | 10                                  | $\mu s$ |
| $t_s$            | Input or Feedback Setup Time | See<br>Switching<br>Characteristics |         |
| $t_{WL}$         | Clock Width LOW              |                                     |         |



19601B-23

Power-Up Reset Waveform

## USING PRELOAD AND OBSERVABILITY

In order to be testable, a circuit must be both controllable and observable. To achieve this, the MACH devices incorporate register preload and observability.

In preload mode, each flip-flop in the MACH device can be loaded from the I/O pins, in order to perform functional testing of complex state machines. Register preload makes it possible to run a series of tests from a known starting state, or to load illegal states and test for proper recovery. This ability to control the MACH device's internal state can shorten test sequences, since it is easier to reach the state of interest.

The observability function makes it possible to see the internal state of the buried registers during test by overriding each register's output enable and activating the output buffer. The values stored in output and buried registers can then be observed on the I/O pins. Without this feature, a thorough functional test would be impossible for any designs with buried registers.

While the implementation of the testability features is fairly straightforward, care must be taken in certain instances to insure valid testing.

One case involves asynchronous reset and preset. If the MACH registers drive asynchronous reset or preset lines and are preloaded in such a way that reset or preset are asserted, the reset or preset may remove the preloaded data. This is illustrated in Figure 1. Care should be taken when planning functional tests, so that states that will cause unexpected resets and presets are not preloaded.

Another case to be aware of arises in testing combinatorial logic. When an output is configured as combinatorial, the observability feature forces the output into registered mode. When this happens, all product terms are forced to zero, which eliminates all combinatorial data. For a straight combinatorial output, the correct value will be restored after the preload or observe function, and there will be no problem. If the function implements a combinatorial latch, however, it relies on feedback to hold the correct value, as shown in Figure 2. As this value may change during the preload or observe operation, you cannot count on the data being correct after the operation. To insure valid testing in these cases, outputs that are combinatorial latches should not be tested immediately following a preload or observe sequence, but should first be restored to a known state.

All MACH 2 devices support both preload and observability.

Contact individual programming vendors in order to verify programmer support.



Figure 1. Preload/Reset Conflict

19601B-24



Figure 2. Combinatorial Latch

19601B-25

**DEVELOPMENT SYSTEMS** (subject to change)

For more information on the products listed below, please consult the AMD FusionPLD Catalog.

| MANUFACTURER                                                                                                                     | SOFTWARE DEVELOPMENT SYSTEMS                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Micro Devices, Inc.<br>P.O. Box 3453, MS 1028<br>Sunnyvale, CA 94088-3543<br>(800) 222-9323 or (408) 732-2400           | MACHXL® Software<br>Ver. 2.0                                                                                                                          |
| Advanced Micro Devices, Inc.<br>P.O. Box 3453, MS 1028<br>Sunnyvale, CA 94088-3543<br>(800) 222-9323 or (408) 732-2400           | Design Center/AMD Software                                                                                                                            |
| Advanced Micro Devices, Inc.<br>P.O. Box 3453, MS 1028<br>Sunnyvale, CA 94088-3543<br>(800) 222-9323 or (408) 732-2400           | AMD-ABEL Software<br>Data I/O MACH Fitters                                                                                                            |
| Advanced Micro Devices, Inc.<br>P.O. Box 3453, MS 1028<br>Sunnyvale, CA 94088-3543<br>(800) 222-9323 or (408) 732-2400           | PROdeveloper/AMD Software<br>PROsynthesis/AMD Software                                                                                                |
| Cadence Design Systems<br>555 River Oaks Pkwy<br>San Jose, CA 95134<br>(408) 943-1234                                            | ComposerPICT™ Designer<br>(Requires MACH Fitter)<br>Verilog, LeapFrog, RapidSim Simulators<br>(Models also available from Logic Modeling)<br>Ver. 3.3 |
| Capilano Computing<br>960 Quayside Dr., Suite 406<br>New Westminster, B.C.<br>Canada V3M 6G2<br>(800) 444-9064 or (604) 552-6200 | MacABEL™ Software<br>(Requires SmartPart MACH Fitter)                                                                                                 |
| CINA, Inc.<br>P.O. Box 4872<br>Mountain View, CA 94040<br>(415) 940-1723                                                         | SmartCAT Circuit Analyzer                                                                                                                             |
| Data I/O Corporation<br>10525 Willows Road N.E.<br>P.O. Box 97046<br>Redmond, WA 98073-9746<br>(800) 332-8246 or (206) 881-6444  | ABEL™-5 Software<br>(Requires MACH Fitter)<br>Synario™ Software                                                                                       |
| iNt GmbH<br>Busenstrasse 6<br>D-8033 Martinsried, Munich, Germany<br>(89) 857-6667                                               | PLDSim 90                                                                                                                                             |
| ISDATA GmbH<br>Daimlerstr. 51<br>D7500 Karlsruhe 21 Germany<br>Germany: 0721/75 10 87<br>U.S.: (510) 531-8553                    | LOG/IC™ Software<br>(Requires MACH Fitter)                                                                                                            |
| Logic Modeling<br>19500 NW Gibbs Dr.<br>P.O. Box 310<br>Beaverton, OR 97075<br>(503) 690-6900                                    | SmartModel® Library                                                                                                                                   |
| Logical Devices, Inc.<br>692 S. Military Trail<br>Deerfield Beach, FL 33442<br>(800) 331-7766 or (305) 428-6868                  | CUPL™ Software                                                                                                                                        |

**DEVELOPMENT SYSTEMS** (subject to change) (continued)

| MANUFACTURER                                                                                                      | SOFTWARE DEVELOPMENT SYSTEMS                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Mentor Graphics Corp.<br>8005 S.W. Boeckman Rd.<br>Wilsonville, OR 97070-7777<br>(800) 547-3000 or (503) 685-7000 | PLDSynthesis™<br>(Requires MACH Fitter)<br>QuickSim Simulator<br>(Models also available from Logic Modeling)                                    |
| MicroSim Corp.<br>20 Fairbanks<br>Irvine, CA 92718<br>(714) 770-3022                                              | Design Center Software<br>(Requires MACH Fitter)                                                                                                |
| MINC Incorporated<br>6755 Earl Drive, Suite 200<br>Colorado Springs, CO 80918<br>(800) 755-FPGA or (719) 590-1155 | PLDesigner™-XL Software<br>(Requires MACH Fitter)                                                                                               |
| OrCAD<br>3175 N.W. Alcock Dr.<br>Hillsboro, OR 97124<br>(503) 690-9881                                            | Programmable Logic Design Tools 386+<br>Schematic Design Tool 386+<br>Digital Simulation Tools                                                  |
| SUSIE-CAD<br>10000 Nevada Highway, Suite 201<br>Boulder City, NV 89005<br>(702) 293-2271                          | SUSIE™ Simulator                                                                                                                                |
| Teradyne EDA<br>321 Harrison Ave.<br>Boston, MA 02118<br>(800) 777-2432 or (617) 422-2793                         | MultiSIM Interactive Simulator<br>LASAR                                                                                                         |
| Viewlogic Systems, Inc.<br>293 Boston Post Road West<br>Marlboro, MA 01752<br>(800) 442-4660 or (508) 480-0881    | ViewPLD or PROPLD<br>(Requires PROSim Simulator MACH Fitter)<br>ViewSim Simulator<br>(Models for ViewSim also available<br>from Logic Modeling) |
| MANUFACTURER                                                                                                      | TEST GENERATION SYSTEM                                                                                                                          |
| Acugen Software, Inc.<br>427-3 Amherst St., Suite 391<br>Nashua, NH 03063<br>(603) 891-1995                       | ATGEN™ Test Generation Software                                                                                                                 |
| iNT GmbH<br>Busenstrasse 6<br>D-8033 Martinsried, Munich, Germany<br>(87) 857-6667                                | PLDCheck 90                                                                                                                                     |

Advanced Micro Devices is not responsible for any information relating to the products of third parties. The inclusion of such information is not a representation nor an endorsement by AMD of these products.

**APPROVED PROGRAMMERS** (subject to change)

For more information on the products listed below, please consult the AMD FusionPLD Catalog.

| MANUFACTURER                                                                                                                                                                                 | PROGRAMMER CONFIGURATION |            |          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------|----------|
| Advin Systems, Inc.<br>1050-L East Duane Ave.<br>Sunnyvale, CA 94086<br>(408) 243-7000                                                                                                       | Pilot U84                |            |          |
| BP Microsystems<br>100 N. Post Oak Rd.<br>Houston, TX 77055-7237<br>(800) 225-2102 or (713) 688-4600                                                                                         | BP1200                   |            |          |
| Data I/O Corporation<br>10525 Willows Road N.E.<br>P.O. Box 97046<br>Redmond, WA 98073-9746<br>(800) 332-8246 or (206) 881-6444                                                              | UniSite™                 | Model 3900 | AutoSite |
| Logical Devices Inc./Digelec<br>692 S. Military Trail<br>Deerfield Beach, FL 33442<br>(800) 331-7766 or (305) 428-6868                                                                       | ALLPRO™-88               |            |          |
| SMS North America, Inc.<br>16522 NE 135th Place<br>Redmond, WA 98052<br>(800) 722-4122<br>or<br>SMS<br>Im Grund 15<br>D-7988 Vangen Im Allgau, Germany<br>07522-5018                         | Sprint/Expert            |            |          |
| Stag Microsystems Inc.<br>1600 Wyatt Dr. Suite 3<br>Santa Clara, CA 95054<br>(408) 988-1118<br>or<br>Stag House<br>Martinfield, Welwyn Garden City<br>Hertfordshire UK AL7 1JT<br>707-332148 | Stag Quazar              |            |          |
| System General<br>510 S. Park Victoria Dr.<br>Milpitas, CA 95035<br>(408) 263-6667<br>or<br>3F, No. 1, Alley 8, Lane 45<br>Bao Shing Rd., Shin Diau<br>Taipei, Taiwan<br>2-917-3005          | Turpro-1                 |            |          |

**APPROVED ON-BOARD PROGRAMMERS**

| MANUFACTURER                                                                                     | PROGRAMMER CONFIGURATION |  |
|--------------------------------------------------------------------------------------------------|--------------------------|--|
| Corelis, Inc.<br>12607 Hidden Creek Way, Suite H<br>Cerritos, California 70703<br>(310) 926-6727 | JTAG PROG                |  |
| Advanced Micro Devices<br>P.O. Box 3453, MS-1028<br>Sunnyvale, CA 94088-3453<br>(800) 222-9323   | MACHpro                  |  |

**PROGRAMMER SOCKET ADAPTERS** (subject to change)

| MANUFACTURER                                                                                           | PART NUMBER          |
|--------------------------------------------------------------------------------------------------------|----------------------|
| EDI Corporation<br>P.O. Box 366<br>Patterson, CA 95363<br>(209) 892-3270                               | Contact Manufacturer |
| Emulation Technology<br>2344 Walsh Ave., Bldg. F<br>Santa Clara, CA 95051<br>(408) 982-0660            | Contact Manufacturer |
| Logical Systems Corp.<br>P.O. Box 6184<br>Syracuse, NY 13217-6184<br>(315) 478-0722                    | Contact Manufacturer |
| Procon Technologies, Inc.<br>1333 Lawrence Expwy, Suite 207<br>Santa Clara, CA 95051<br>(408) 246-4456 | Contact Manufacturer |

**PHYSICAL DIMENSIONS\*****PL 044****44-Pin Plastic Leaded Chip Carrier (measured in inches)**

16-038-SQ  
PL 044  
DA78  
6-28-94 ae

**PHYSICAL DIMENSIONS\***
**PQT044**
**44-Pin Thin Quad Flat Pack (measured in millimeters)**

16-038-PQT-2\_AH  
PQT 44  
5-4-95 ae

*\*For reference only. BSC is an ANSI standard for Basic Space Centering.*
**Trademarks**

Copyright © 1995 Advanced Micro Devices, Inc. All rights reserved.

AMD, the AMD logo, MACH, and PAL are registered trademarks of Advanced Micro Devices, Inc.

Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.