T-45-19-05 # **SP8629** OZSC.COM 150MHz ÷ 100 The SP8629 is an ECL counter which provides a TTL compatible output, high input sensitivity and low power consumption. Pin compatible with DM8629, it features a much lower power consumption. ### **FEATURES** - TTL/CMOS Compatible Output - High Input Sensitivity - Ideal Frequency Counter Prescaler - On Chip Zener Diode Fig.1 Pin connections - top view ### QUICK REFERENCE DATA - Temperature Range: -40°C to +85°C ### ABSOLUTE MAXIMUM RATINGS | Supply voltage (Pins 1 and 8) | | 8V | |-------------------------------|----------|----------| | Output current | | 40mA | | Storage temperature range | -55°C to | +125°C | | Max. junction temperature | | +175°C | | May clock I/P voltage | • | 2.5V p-p | Fig.2 SP8629 logic diagram #### **ELECTRICAL CHARACTERISTICS** Supply Voltage: Vcc = $5.2V \pm 0.52V$ VEE = 0V Temperature: Tamb - $40\,^{\circ}$ C to $+85\,^{\circ}$ C T-45-19-05 | Characteristics S | Symbol | Value | | Units | Conditions | |-----------------------------------------|------------------|-------|------|-------|------------------------| | | <u> </u> | Min. | Max. | | | | Maximum toggle frequency sinewave input | f <sub>max</sub> | 150 | | MHz | Input = 200-1000mV p-p | | Minimum toggle frequency sinewave input | fmin | | 10 | MHz | Input = 600-1000mV p-p | | Power supply current | lee | | 45 | mΑ | | | Output high voltage | Vон | 2.4 | | ٧ | Vcc = 4.68V | | | | | | | Ioн = -400µA | | Output high voltage | Vон | 2.0 | | V | Vcc = 4.68V | | | 1 | | | | Iон = -1.6mA | | Output low voltage | Vol | | 0.5 | ٧ | Vcc = 5.72V | | _ | | | | | IoL = 8mA | | Output short circuit current | los | -10 | -40 | mA | Vcc = 5.72V | | Internal zener voltage | Vz | 5.85 | 6.65 | V | | #### NOTES - 1. Unless otherwise stated the electrical characteristics shown above are guaranteed over specified supply, frequency and temperature range. - The dynamic test circuit is shown in Fig.5. All characteristics above are tested at 25°C only. Fig.3 Typical input characteristics SP8629 #### **OPERATING NOTES** - 1. Two VEE and two Vcc connections are provided, separating the ECL stages from the TTL section, isolating the noise transients inherent in the TTL structure. In most cases, shorting the two VEE pins to a good ground plane and the Vcc pins to a wide Vcc bus will provide sufficient isolation. All components used in the circuit layout should be suitable for the frequencies involved and leads should be kept short to minimise stray inductance. - 2. The signal source is usually capacitively coupled to the input as shown in Fig. 6. In the single-ended mode a capacitor of $0.01\mu F$ (C2) should be connected between the unused input and the ground plane to provide a good high frequency bypass. The capacitor should be increased at lower frequencies. If the input is likely to be interrupted, it may be desirable to connect a 100k resistor between an input and ground. - In the single ended mode it is preferable to connect the resistor to the unused input. The addition of the 100k resistor causes a loss of input sensitivity, but prevents circuit - oscillations under no signal (open circuit) conditions. - 4. The input waveform will normally be sinusoidal but below 10MHz correct operation depends on the slew rate of the input signal. A slew rate of 50V/µs will enable the device to operate down to DC. The device will operate with a TTL input signal as shown in Fig. 7 and is DC coupled to the input. The device can be used in phase locked loop applications such as FM radio or other communications bands to prescale the input frequency down to a more useable level. A digital frequency display system can also be derived separately or in conjunction with a phase locked loop, and it can extend the useful range of many inexpensive frequency counters to, typically, 200MHz. - The on-chip Zener diode allows a simple stabilised power supply to be constructed with the addition of a few extra external components, as shown in Fig. 8, to the SP8629. The INPUT is positive edge triggered while the INPUT - triggers on the negative edge. Fig.4 Typical input impedance. Test conditions: supply voltage 5.2V, ambient temperature 25°C. Frequencies in MHz, impedances normalised to 50 ohms. Fig.5 Test circuit Fig.6 High frequency, single-ended input Fig.7 TTL inut (DC <fin <fmax) # PLESSEY SEMICONDUCTORS ## 12E D = 7220513 0009728 7 = Fig.8 Use of on-chip zener diode for operation from unregulated supply Fig.9 Input circuit diagram Fig.10 Output circuit diagram