## Single Supply 3.0 V to 44 V Operational Amplifiers

Quality bipolar fabrication with innovative design concepts are employed for the MC33071/72/74, MC34071/72/74 series of monolithic operational amplifiers. This series of operational amplifiers offer 4.5 MHz of gain bandwidth product, 13 V/ $\mu$ s slew rate and fast settling time without the use of JFET device technology. Although this series can be operated from split supplies, it is particularly suited for single supply operation, since the common mode input voltage range includes ground potential (V<sub>EE</sub>). With a Darlington input stage, this series exhibits high input resistance, low input offset voltage and high gain. The all NPN output stage, characterized by no deadband crossover distortion and large output voltage swing, provides high capacitance drive capability, excellent phase and gain margins, low open loop high frequency output impedance and symmetrical source/sink AC frequency response.

The MC33071/72/74, MC34071/72/74 series of devices are available in standard or prime performance (A Suffix) grades and are specified over the commercial, industrial/vehicular or military temperature ranges. The complete series of single, dual and quad operational amplifiers are available in plastic DIP, SOIC and TSSOP surface mount packages.

- Wide Bandwidth: 4.5 MHz
- High Slew Rate: 13 V/µs
- Fast Settling Time: 1.1 µs to 0.1%
- Wide Single Supply Operation: 3.0 V to 44 V
- Wide Input Common Mode Voltage Range: Includes Ground (V<sub>EE</sub>)
- Low Input Offset Voltage: 3.0 mV Maximum (A Suffix)
- Large Output Voltage Swing: -14.7 V to +14 V (with ±15 V Supplies)
- Large Capacitance Drive Capability: 0 pF to 10,000 pF
- Low Total Harmonic Distortion: 0.02%
- Excellent Phase Margin: 60°
- Excellent Gain Margin: 12 dB
- Output Short Circuit Protection
- ESD Diodes/Clamps Provide Input Protection for Dual and Quad



专业PCB打样工厂

,24小时加急出货



#### **PIN CONNECTIONS**





#### **MAXIMUM RATINGS**

| Rating                                                    | Symbol           | Value       | Unit |
|-----------------------------------------------------------|------------------|-------------|------|
| Supply Voltage (from V <sub>EE</sub> to V <sub>CC</sub> ) | VS               | +44         | V    |
| Input Differential Voltage Range                          | V <sub>IDR</sub> | Note 1      | V    |
| Input Voltage Range                                       | V <sub>IR</sub>  | Note 1      | V    |
| Output Short Circuit Duration (Note 2)                    | t <sub>SC</sub>  | Indefinite  | sec  |
| Operating Junction Temperature                            | TJ               | +150        | °C   |
| Storage Temperature Range                                 | T <sub>stg</sub> | -60 to +150 | °C   |

Either or both input voltages should not exceed the magnitude of V<sub>CC</sub> or V<sub>EE</sub>.
 Power dissipation must be considered to ensure maximum junction temperature (T<sub>J</sub>) is not exceeded (see Figure 2).

#### **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = +15 V, $V_{EE}$ = -15 V, $R_L$ = connected to ground, unless otherwise noted. See Note 3 for $T_A = T_{low}$ to $T_{high}$ )

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |                     | A Suffix          |                       | ١                                                                                      | lon–Suffi         | x                     |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|-------------------|-----------------------|----------------------------------------------------------------------------------------|-------------------|-----------------------|-------|
| Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Symbol               | Min                 | Тур               | Max                   | Min                                                                                    | Тур               | Max                   | Unit  |
| Input Offset Voltage ( $R_S = 100 \Omega$ , $V_{CM} = 0 V$ , $V_O = 0 V$ )<br>$V_{CC} = +15 V$ , $V_{EE} = -15 V$ , $T_A = +25^{\circ}C$<br>$V_{CC} = +5.0 V$ , $V_{EE} = 0 V$ , $T_A = +25^{\circ}C$<br>$V_{CC} = +15 V$ , $V_{EE} = -15 V$ , $T_A = T_{low}$ to $T_{high}$                                                                                                                                                                                                                                             | V <sub>IO</sub>      | _<br>_<br>_         | 0.5<br>0.5<br>-   | 3.0<br>3.0<br>5.0     | _<br>_<br>_                                                                            | 1.0<br>1.5<br>-   | 5.0<br>5.0<br>7.0     | mV    |
| Average Temperature Coefficient of Input Offset<br>Voltage<br>$R_S = 10 \Omega$ , $V_{CM} = 0 V$ , $V_O = 0 V$ ,<br>$T_A = T_{low}$ to $T_{high}$                                                                                                                                                                                                                                                                                                                                                                        | ΔV <sub>IO</sub> /ΔT | _                   | 10                | -                     | -                                                                                      | 10                | -                     | μV/°C |
| Input Bias Current (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0 V)<br>$T_A = +25^{\circ}C$<br>$T_A = T_{low}$ to $T_{high}$                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>IB</sub>      |                     | 100<br>-          | 500<br>700            |                                                                                        | 100<br>-          | 500<br>700            | nA    |
| Input Offset Current (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0V)<br>$T_A = +25$ °C<br>$T_A = T_{low}$ to $T_{high}$                                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>IO</sub>      |                     | 6.0<br>-          | 50<br>300             |                                                                                        | 6.0<br>_          | 75<br>300             | nA    |
| Input Common Mode Voltage Range<br>$T_A = +25^{\circ}C$<br>$T_A = T_{low}$ to $T_{high}$                                                                                                                                                                                                                                                                                                                                                                                                                                 | V <sub>ICR</sub>     |                     |                   |                       | V <sub>EE</sub> to (V <sub>CC</sub> –1.8)<br>V <sub>EE</sub> to (V <sub>CC</sub> –2.2) |                   | V                     |       |
| Large Signal Voltage Gain (V <sub>O</sub> = $\pm 10$ V, R <sub>L</sub> = 2.0 k $\Omega$ )<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>low</sub> to T <sub>high</sub>                                                                                                                                                                                                                                                                                                                                            | A <sub>VOL</sub>     | 50<br>25            | 100<br>-          | -                     | 25<br>20                                                                               | 100<br>-          |                       | V/mV  |
| $ \begin{array}{l} & \text{Output Voltage Swing (V_{ID}=\pm1.0 \text{ V})} \\ & \text{V}_{CC}=+5.0 \text{ V}, \text{ V}_{EE}=0 \text{ V}, \text{ R}_{L}=2.0 \text{ k}\Omega, \text{ T}_{A}=+25^{\circ}\text{C} \\ & \text{V}_{CC}=+15 \text{ V}, \text{ V}_{EE}=-15 \text{ V}, \text{ R}_{L}=10 \text{ k}\Omega, \text{ T}_{A}=+25^{\circ}\text{C} \\ & \text{V}_{CC}=+15 \text{ V}, \text{ V}_{EE}=-15 \text{ V}, \text{ R}_{L}=2.0 \text{ k}\Omega, \\ & \text{T}_{A}=\text{T}_{Iow} \text{ to T}_{high} \end{array} $ | V <sub>OH</sub>      | 3.7<br>13.6<br>13.4 | 4.0<br>14<br>-    | -<br>-<br>-           | 3.7<br>13.6<br>13.4                                                                    | 4.0<br>14<br>-    | -<br>-<br>-           | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>OL</sub>      | -<br>-<br>-         | 0.1<br>-14.7<br>- | 0.3<br>-14.3<br>-13.5 | _<br>_<br>_                                                                            | 0.1<br>-14.7<br>- | 0.3<br>-14.3<br>-13.5 | V     |
| Output Short Circuit Current ( $V_{ID}$ = 1.0 V, $V_O$ = 0 V,<br>T <sub>A</sub> = 25°C)<br>Source<br>Sink                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>SC</sub>      | 10<br>20            | 30<br>30          |                       | 10<br>20                                                                               | 30<br>30          |                       | mA    |
| Common Mode Rejection $R_S \le 10 \text{ k}\Omega, V_{CM} = V_{ICR}, T_A = 25^{\circ}C$                                                                                                                                                                                                                                                                                                                                                                                                                                  | CMR                  | 80                  | 97                | -                     | 70                                                                                     | 97                | -                     | dB    |
| Power Supply Rejection (R <sub>S</sub> = 100 $\Omega$ )<br>V <sub>CC</sub> /V <sub>EE</sub> = +16.5 V/–16.5 V to +13.5 V/–13.5 V,<br>T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                               | PSR                  | 80                  | 97                | -                     | 70                                                                                     | 97                | -                     | dB    |
| $ \begin{array}{l} \mbox{Power Supply Current (Per Amplifier, No Load)} \\ V_{CC} = +5.0 \ V, \ V_{EE} = 0 \ V, \ V_O = +2.5 \ V, \ T_A = +25^{\circ}C \\ V_{CC} = +15 \ V, \ V_{EE} = -15 \ V, \ V_O = 0 \ V, \ T_A = +25^{\circ}C \\ V_{CC} = +15 \ V, \ V_{EE} = -15 \ V, \ V_O = 0 \ V, \\ T_A = T_{low} \ to \ T_{high} \end{array} $                                                                                                                                                                               | ID                   | -<br>-<br>-         | 1.6<br>1.9<br>-   | 2.0<br>2.5<br>2.8     | -<br>-<br>-                                                                            | 1.6<br>1.9<br>-   | 2.0<br>2.5<br>2.8     | mA    |

3.  $T_{low} = -40^{\circ}C$  for MC33071, 2, 4, /A = 0°C for MC34071, 2, 4, /A = -40°C for MC34072, 4/V

 $\begin{array}{rcl} T_{high} &=& +85^{\circ}C \mbox{ for MC33071, 2, 4, /A} \\ &=& +70^{\circ}C \mbox{ for MC34071, 2, 4, /A} \\ &=& +125^{\circ}C \mbox{ for MC34072, 4/V} \end{array}$ 

|                                                                                                                                                  |                 | A Suffix Non–Suffix |            |     | ix       |            |     |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------|------------|-----|----------|------------|-----|-------|
| Characteristics                                                                                                                                  | Symbol          | Min                 | Тур        | Max | Min      | Тур        | Max | Unit  |
| Slew Rate (V <sub>in</sub> = –10 V to +10 V, R <sub>L</sub> = 2.0 kΩ, C <sub>L</sub> = 500 pF)<br>A <sub>V</sub> = +1.0<br>A <sub>V</sub> = –1.0 | SR              | 8.0<br>-            | 10<br>13   |     | 8.0<br>- | 10<br>13   |     | V/µs  |
| Setting Time (10 V Step, $A_V = -1.0$ )<br>To 0.1% (+1/2 LSB of 9–Bits)<br>To 0.01% (+1/2 LSB of 12–Bits)                                        | t <sub>s</sub>  | -<br>-              | 1.1<br>2.2 |     |          | 1.1<br>2.2 |     | μs    |
| Gain Bandwidth Product (f = 100 kHz)                                                                                                             | GBW             | 3.5                 | 4.5        | -   | 3.5      | 4.5        | -   | MHz   |
| Power Bandwidth A_V = +1.0, R_L = 2.0 k\Omega, V_O = 20 V_{pp}, THD = 5.0\%                                                                      | BW              | -                   | 160        | -   | -        | 160        | -   | kHz   |
| Phase margin<br>$R_L = 2.0 \text{ k}\Omega$<br>$R_L = 2.0 \text{ k}\Omega$ , $C_L = 300 \text{ pF}$                                              | f <sub>m</sub>  | -<br>-              | 60<br>40   |     |          | 60<br>40   |     | Deg   |
| Gain Margin<br>R <sub>L</sub> = 2.0 k $\Omega$<br>R <sub>L</sub> = 2.0 k $\Omega$ , C <sub>L</sub> = 300 pF                                      | A <sub>m</sub>  | -<br>-              | 12<br>4.0  |     |          | 12<br>4.0  |     | dB    |
| Equivalent Input Noise Voltage $R_S = 100 \Omega$ , f = 1.0 kHz                                                                                  | e <sub>n</sub>  | -                   | 32         | -   | -        | 32         | -   | nV/√H |
| Equivalent Input Noise Current<br>f = 1.0 kHz                                                                                                    | i <sub>n</sub>  | _                   | 0.22       | -   | -        | 0.22       | -   | pA/√H |
| Differential Input Resistance $V_{CM} = 0 V$                                                                                                     | R <sub>in</sub> | -                   | 150        | -   | -        | 150        | -   | MΩ    |
| Differential Input Capacitance $V_{CM} = 0 V$                                                                                                    | C <sub>in</sub> | -                   | 2.5        | -   | -        | 2.5        | -   | pF    |
| Total Harmonic Distortion $A_V$ = +10, R <sub>L</sub> = 2.0 kΩ, 2.0 V <sub>pp</sub> $\leq$ V <sub>O</sub> $\leq$ 20 V <sub>pp</sub> , f = 10 kHz | THD             | -                   | 0.02       | -   | -        | 0.02       | -   | %     |
| Channel Separation (f = 10 kHz)                                                                                                                  | -               | -                   | 120        | -   | -        | 120        | -   | dB    |
| Open Loop Output Impedance (f = 1.0 MHz)                                                                                                         | Z <sub>O</sub>  | -                   | 30         | -   | -        | 30         | -   | W     |

AC ELECTRICAL CHARACTERISTICS ( $V_{CC}$  = +15 V,  $V_{EE}$  = -15 V,  $R_L$  = connected to ground.  $T_A$  = +25°C, unless otherwise noted.)









Figure 2. Power Supply Configurations



Offset nulling range is approximately  $\pm 80$  mV with a 10 k potentiometer (MC33071, MC34071 only).

Figure 3. Offset Null Circuit



Figure 4. Maximum Power Dissipation versus Temperature for Package Types



Figure 5. Input Offset Voltage versus Temperature for Representative Units



Figure 6. Input Common Mode Voltage Range versus Temperature





Input Common Mode Voltage





Figure 14. Output Impedance versus Frequency

versus Frequency



Figure 20. Open Loop Voltage Gain and Phase versus Frequency

Figure 21. Normalized Gain Bandwidth Product versus Temperature







Figure 23. Phase Margin versus Load Capacitance



Figure 24. Gain Margin versus Load Capacitance



Figure 25. Phase Margin versus Temperature



Figure 26. Gain Margin versus Temperature



Figure 27. Phase Margin and Gain Margin versus Differential Source Resistance



Figure 28. Normalized Slew Rate versus Temperature



Figure 29. Output Settling Time



Figure 30. Small Signal Transient Response



Figure 31. Large Signal Transient Response









Figure 36. Channel Separation versus Frequency

Figure 37. Input Noise versus Frequency

#### APPLICATIONS INFORMATION CIRCUIT DESCRIPTION/PERFORMANCE FEATURES

Although the bandwidth, slew rate, and settling time of the MC34071 amplifier series are similar to op amp products utilizing JFET input devices, these amplifiers offer other additional distinct advantages as a result of the PNP transistor differential input stage and an all NPN transistor output stage.

Since the input common mode voltage range of this input stage includes the  $V_{EE}$  potential, single supply operation is feasible to as low as 3.0 V with the common mode input voltage at ground potential.

The input stage also allows differential input voltages up to  $\pm 44$  V, provided the maximum input voltage range is not exceeded. Specifically, the input voltages must range between V<sub>EE</sub> and V<sub>CC</sub> supply voltages as shown by the maximum rating table. In practice, although not recommended, the input voltages can exceed the V<sub>CC</sub> voltage by approximately 3.0 V and decrease below the V<sub>EE</sub> voltage by 0.3 V without causing product damage, although output phase reversal may occur. It is also possible to source

up to approximately 5.0 mA of current from  $V_{EE}$  through either inputs clamping diode without damage or latching, although phase reversal may again occur.

If one or both inputs exceed the upper common mode voltage limit, the amplifier output is readily predictable and may be in a low or high state depending on the existing input bias conditions.

Since the input capacitance associated with the small geometry input device is substantially lower (2.5 pF) than the typical JFET input gate capacitance (5.0 pF), better frequency response for a given input source resistance can be achieved using the MC34071 series of amplifiers. This performance feature becomes evident, for example, in fast settling D–to–A current to voltage conversion applications where the feedback resistance can form an input pole with the input capacitance of the op amp. This input pole creates a 2nd order system with the single pole op amp and is therefore detrimental to its settling time. In this context, lower input capacitance is desirable especially for higher

values of feedback resistances (lower current DACs). This input pole can be compensated for by creating a feedback zero with a capacitance across the feedback resistance, if necessary, to reduce overshoot. For 2.0 k $\Omega$  of feedback resistance, the MC34071 series can settle to within 1/2 LSB of 8 bits in 1.0  $\mu$ s, and within 1/2 LSB of 12–bits in 2.2  $\mu$ s for a 10 V step. In a inverting unity gain fast settling configuration, the symmetrical slew rate is ±13 V/ $\mu$ s. In the classic noninverting unity gain configuration, the output positive slew rate is +10 V/ $\mu$ s, and the corresponding negative slew rate will exceed the positive slew rate as a function of the fall time of the input waveform.

Since the bipolar input device matching characteristics are superior to that of JFETs, a low untrimmed maximum offset voltage of 3.0 mV prime and 5.0 mV downgrade can be economically offered with high frequency performance characteristics. This combination is ideal for low cost precision, high speed quad op amp applications.

The all NPN output stage, shown in its basic form on the equivalent circuit schematic, offers unique advantages over the more conventional NPN/PNP transistor Class AB output stage. A 10 k $\Omega$  load resistance can swing within 1.0 V of the positive rail (V<sub>CC</sub>), and within 0.3 V of the negative rail (V<sub>EE</sub>), providing a 28.7 V<sub>pp</sub> swing from ±15 V supplies. This large output swing becomes most noticeable at lower supply voltages.

The positive swing is limited by the saturation voltage of the current source transistor Q7, and VBE of the NPN pull up transistor Q<sub>17</sub>, and the voltage drop associated with the short circuit resistance, R7. The negative swing is limited by the saturation voltage of the pull-down transistor Q16, the voltage drop I<sub>L</sub>R<sub>6</sub>, and the voltage drop associated with resistance R7, where IL is the sink load current. For small valued sink currents, the above voltage drops are negligible, allowing the negative swing voltage to approach within millivolts of V<sub>EE</sub>. For large valued sink currents (>5.0 mA), diode D3 clamps the voltage across R<sub>6</sub>, thus limiting the negative swing to the saturation voltage of  $Q_{16}$ , plus the forward diode drop of D3 ( $\approx V_{EE}$  +1.0 V). Thus for a given supply voltage, unprecedented peak-to-peak output voltage swing is possible as indicated by the output swing specifications.

If the load resistance is referenced to  $V_{CC}$  instead of ground for single supply applications, the maximum possible output swing can be achieved for a given supply voltage. For light load currents, the load resistance will pull the output to  $V_{CC}$  during the positive swing and the output will pull the load resistance near ground during the negative swing. The load resistance value should be much less than that of the feedback resistance to maximize pull up capability.

Because the PNP output emitter-follower transistor has been eliminated, the MC34071 series offers a 20 mA

minimum current sink capability, typically to an output voltage of ( $V_{EE}$  +1.8 V). In single supply applications the output can directly source or sink base current from a common emitter NPN transistor for fast high current switching applications.

In addition, the all NPN transistor output stage is inherently fast, contributing to the bipolar amplifier's high gain bandwidth product and fast settling capability. The associated high frequency low output impedance (30  $\Omega$  typ @ 1.0 MHz) allows capacitive drive capability from 0 pF to 10,000 pF without oscillation in the unity closed loop gain configuration. The 60° phase margin and 12 dB gain margin as well as the general gain and phase characteristics are virtually independent of the source/sink output swing conditions. This allows easier system phase compensation, since output swing will not be a phase consideration. The high frequency characteristics of the MC34071 series also allow excellent high frequency active filter capability, especially for low voltage single supply applications.

Although the single supply specifications is defined at 5.0 V, these amplifiers are functional to 3.0 V @  $25^{\circ}$ C although slight changes in parametrics such as bandwidth, slew rate, and DC gain may occur.

If power to this integrated circuit is applied in reverse polarity or if the IC is installed backwards in a socket, large unlimited current surges will occur through the device that may result in device destruction.

Special static precautions are not necessary for these bipolar amplifiers since there are no MOS transistors on the die.

As with most high frequency amplifiers, proper lead dress, component placement, and PC board layout should be exercised for optimum frequency performance. For example, long unshielded input or output leads may result in unwanted input–output coupling. In order to preserve the relatively low input capacitance associated with these amplifiers, resistors connected to the inputs should be immediately adjacent to the input pin to minimize additional stray input capacitance. This not only minimizes the input pole for optimum frequency response, but also minimizes extraneous "pick up" at this node. Supply decoupling with adequate capacitance immediately adjacent to the supply pin is also important, particularly over temperature, since many types of decoupling capacitors exhibit great impedance changes over temperature.

The output of any one amplifier is current limited and thus protected from a direct short to ground. However, under such conditions, it is important not to allow the device to exceed the maximum junction temperature rating. Typically for  $\pm 15$  V supplies, any one output can be shorted continuously to ground without exceeding the maximum temperature rating.

(Typical Single Supply Applications V<sub>CC</sub> = 5.0 V)



Figure 38. AC Coupled Noninverting Amplifier



Figure 40. DC Coupled Inverting Amplifier **Maximum Output Swing** 



Figure 39. AC Coupled Inverting Amplifier



Figure 41. Unity Gain Buffer TTL Driver



V<sub>in</sub> O ∕∕∕∕ 16 k 16 k С 0.01  $f_0 = 1.0 \text{ kHz}$ 2.0 R Ş 32 k  $f_0 = \frac{1}{4\pi RC}$ +2.0 C 2.0 C 0.02 0.02

R

MC34071

 $V_{in} \ge 0.2 \text{ Vdc}$ 

R

 $\sim$ 

Figure 42. Active High–Q Notch Filter

V<sub>0</sub>



Figure 44. Low Voltage Fast D/A Converter



Figure 45. High Speed Low Voltage Comparator







Figure 47. Transistor Driver



Figure 48. AC/DC Ground Current Monitor



Figure 49. Photovoltaic Cell Amplifier



# Figure 50. Low Input Voltage Comparator with Hysteresis







Figure 54. Low Voltage Peak Detector



Figure 51. High Compliance Voltage to Sink Current Converter



Figure 53. Bridge Current Amplifier



#### Figure 55. High Frequency Pulse Width Modulation

#### GENERAL ADDITIONAL APPLICATIONS INFORMATION V\_S = $\pm 15.0$ V











Figure 60. Basic Noninverting Amplifier







Figure 59. Basic Inverting Amplifier







Figure 62. High Impedance Differential Amplifier



Figure 63. Dual Voltage Doubler

#### **ORDERING INFORMATION**

| Op Amp<br>Function | Device                                                                                                                          | Operating<br>Temperature Range                         | Package                                                                      | Shipping                                                                                                      |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Single             | MC34071P, MC34071AP<br>MC34071D, MC34071AD<br>MC34071DR2, MC34071ADR2                                                           | $T_A = 0^\circ$ to +70°C                               | DIP–8<br>SO–8<br>SO–8 / Tape & Reel                                          | 50 Units / Rail<br>98 Units / Rail<br>2500 Units / Tape & Reel                                                |
|                    | MC33071P, MC33071AP<br>MC33071D, MC33071AD<br>MC33071DR2, MC33071ADR2                                                           | $T_A = -40^\circ$ to +85°C                             | DIP–8<br>SO–8<br>SO–8 / Tape & Reel                                          | 50 Units / Rail<br>98 Units / Rail<br>2500 Units / Tape & Reel                                                |
| Dual               | MC34072P, MC34072AP<br>MC34072D, MC34072AD<br>MC34072DR2, MC34072ADR2                                                           | $T_A = 0^\circ$ to +70°C                               | DIP–8<br>SO–8<br>SO–8 / Tape & Reel                                          | 50 Units / Rail<br>98 Units / Rail<br>2500 Units / Tape & Reel                                                |
|                    | MC33072P, MC33072AP<br>MC33072D, MC33072AD<br>MC33072DR2, MC33072ADR2                                                           | $T_A = -40^\circ$ to +85°C                             | DIP–8<br>SO–8<br>SO–8 / Tape & Reel                                          | 50 Units / Rail<br>98 Units / Rail<br>2500 Units / Tape & Reel                                                |
|                    | MC34072VD<br>MC34072VDR2<br>MC34072VP                                                                                           | $T_{A} = -40^{\circ} \text{ to } +125^{\circ}\text{C}$ | SO–8<br>SO–8 / Tape & Reel<br>DIP–8                                          | 98 Units / Rail<br>2500 Units / Tape & Reel<br>50 Units / Rail                                                |
| Quad               | MC34074P, MC34074AP<br>MC34074D, MC34074AD<br>MC34074DR2, MC34074ADR2                                                           | $T_A = 0^\circ$ to +70°C                               | DIP-14<br>SO-14<br>SO-14 / Tape & Reel                                       | 25 Units / Rail<br>55 Units / Rail<br>2500 Units / Tape & Reel                                                |
|                    | MC33074P, MC33074AP<br>MC33074D, MC33074AD<br>MC33074DR2, MC33074ADR2<br>MC33074DTB, MC33074ADTB<br>MC33074DTBR2, MC33074ADTBR2 | $T_A = -40^\circ$ to +85°C                             | DIP-14<br>SO-14<br>SO-14 / Tape & Reel<br>TSSOP-14<br>TSSOP-14 / Tape & Reel | 25 Units / Rail<br>55 Units / Rail<br>2500 Units / Tape & Reel<br>96 Units / Rail<br>2500 Units / Tape & Reel |
|                    | MC34074VD<br>MC34074VDR2<br>MC34074VP                                                                                           | $T_{A} = -40^{\circ} \text{ to } +125^{\circ}\text{C}$ | SO-14<br>SO-14 / Tape & Reel<br>DIP-14                                       | 55 Units / Rail<br>2500 Units / Tape & Reel<br>25 Units / Rail                                                |

#### MARKING DIAGRAMS

PDIP-8 P SUFFIX

#### **CASE 626** 8<u> A A A</u> MC3x071P MC3x071AP MC3x072P MC3x072AP MC34072VP AWL YYWW AWL YYWW AWL O YYWW AWL O YYWW AWL YYWW 0 $\cap$ 0 ₁₸ ΗH 1 0 0 0 0 888 88 Н Н 1 T ₁Т Н Н ₁Ѣ Н SO-8 **D SUFFIX CASE 751** <sup>8</sup>A A A A <sup>8</sup>A A A A <sup>8</sup>A A A A 3x071 3x072 3x072 3x071 3x072 ALYWV O ALYWA 10000 10000 18888 10000 10000 PDIP-14 P SUFFIX

CASE 646 14 14 14 <u> Hononn</u> MC3x074P MC3x074AP MC34074VP O AWLYYWW C AWLYYWW O AWLYYWW ŬUUUUUU ŬUUUUUU ŬUUUUUU 1 1 1



x = 3 or 4 A = Assembly Location WL, L = Wafer Lot

- YY, Y = Year
- WW, W = Work Week

#### PACKAGE DIMENSIONS

PDIP-8 **P SUFFIX** CASE 626-05 **ISSUE L** 



NOTES:

- 1. DIMENSION L TO CENTER OF LEAD WHEN
- DIMENSIONE TO CENTER OF LEAD WIELD FORMED PARALLEL
   PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS).
   DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

|     | MILLIN   | IETERS | INC       | HES   |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 9.40     | 10.16  | 0.370     | 0.400 |
| В   | 6.10     | 6.60   | 0.240     | 0.260 |
| С   | 3.94     | 4.45   | 0.155     | 0.175 |
| D   | 0.38     | 0.51   | 0.015     | 0.020 |
| F   | 1.02     | 1.78   | 0.040     | 0.070 |
| G   | 2.54     | BSC    | 0.100 BSC |       |
| Н   | 0.76     | 1.27   | 0.030     | 0.050 |
| J   | 0.20     | 0.30   | 0.008     | 0.012 |
| K   | 2.92     | 3.43   | 0.115     | 0.135 |
| L   | 7.62 BSC |        | 0.300     | BSC   |
| Μ   |          | 10°    |           | 10°   |
| N   | 0.76     | 1.01   | 0.030     | 0.040 |

SO-8 **D SUFFIX** CASE 751-07 ISSUE W



NOTES:

- VOLES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR

PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INC       | HES   |  |
|-----|-------------|-------|-----------|-------|--|
| DIM | MIN         | MAX   | MIN       | MAX   |  |
| Α   | 4.80        | 5.00  | 0.189     | 0.197 |  |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |  |
| C   | 1.35        | 1.75  | 0.053     | 0.069 |  |
| D   | 0.33        | 0.51  | 0.013     | 0.020 |  |
| G   | 1.27        | 7 BSC | 0.050 BSC |       |  |
| н   | 0.10        | 0.25  | 0.004     | 0.010 |  |
| J   | 0.19        | 0.25  | 0.007     | 0.010 |  |
| K   | 0.40        | 1.27  | 0.016     | 0.050 |  |
| М   | 0 °         | 8 °   | 0 °       | 8 °   |  |
| N   | 0.25        | 0.50  | 0.010     | 0.020 |  |
| S   | 5.80        | 6.20  | 0.228     | 0.244 |  |

#### PACKAGE DIMENSIONS





 

 VOTES:

 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

 2. CONTROLLING DIMENSION: INCH.

 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

 7. CONTROL CONTROL OF CONTROL OF CONTROL

 5. ROUNDED CORNERS OPTIONAL. MILLIMETERS INCHES 
 DIM
 MIN
 MAX

 A
 0.715
 0.770
 MIN MAX 18.16 18.80 
 B
 0.240
 0.260

 C
 0.145
 0.185
 6.10 6.60 3.69 4.69 **D** 0.015 0.021 **F** 0.040 0.070 0.53 1.78 0.38 1.02 G 0.100 BSC 2.54 BSC 
 H
 0.052
 0.095

 J
 0.008
 0.015
 1.32 2.41 0.38 0.20 K 0.115 0.135 2.92 3.43

 L
 0.290
 0.310

 M
 -- 10°

 N
 0.015
 0.039

NOTES:

SO-14 **D SUFFIX** CASE 751A-03 **ISSUE F** 



NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.

7.37

0.38

7.87

10°

1.01

3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 4. 5. DIMENSION D DOES NOT INCLUDE DAMBAR

PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |      | INC   | HES   |
|-----|-------------|------|-------|-------|
| DIM | MIN         | MAX  | MIN   | MAX   |
| Α   | 8.55        | 8.75 | 0.337 | 0.344 |
| В   | 3.80        | 4.00 | 0.150 | 0.157 |
| C   | 1.35        | 1.75 | 0.054 | 0.068 |
| D   | 0.35        | 0.49 | 0.014 | 0.019 |
| F   | 0.40        | 1.25 | 0.016 | 0.049 |
| G   | 1.27        | BSC  | 0.050 | BSC   |
| J   | 0.19        | 0.25 | 0.008 | 0.009 |
| K   | 0.10        | 0.25 | 0.004 | 0.009 |
| М   | 0 °         | 7°   | 0 °   | 7°    |
| Ρ   | 5.80        | 6.20 | 0.228 | 0.244 |
| R   | 0.25        | 0.50 | 0.010 | 0.019 |

### PACKAGE DIMENSIONS





NOTES:

- VOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15
- (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 4.
- PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATIM PLANF-W-
- AT DATUM PLANE -W-.

|     | MILLIN | IETERS   | INC   | HES   |
|-----|--------|----------|-------|-------|
| DIM | MIN    | MAX      | MIN   | MAX   |
| Α   | 4.90   | 5.10     | 0.193 | 0.200 |
| В   | 4.30   | 4.50     | 0.169 | 0.177 |
| C   |        | 1.20     |       | 0.047 |
| D   | 0.05   | 0.15     | 0.002 | 0.006 |
| F   | 0.50   | 0.75     | 0.020 | 0.030 |
| G   | 0.65   | 0.65 BSC |       | BSC   |
| Н   | 0.50   | 0.60     | 0.020 | 0.024 |
| J   | 0.09   | 0.20     | 0.004 | 0.008 |
| J1  | 0.09   | 0.16     | 0.004 | 0.006 |
| K   | 0.19   | 0.30     | 0.007 | 0.012 |
| K1  | 0.19   | 0.25     | 0.007 | 0.010 |
| L   |        | 6.40 BSC |       | BSC   |
| M   | 0°     | 8°       | 0°    | 8 °   |

## <u>Notes</u>

## <u>Notes</u>

**ON Semiconductor** and **ON** are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone:** 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax:** 303–675–2176 or 800–344–3867 Toll Free USA/Canada **Email:** ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.