SBAS017A - NOVEMBER 1996 - REVISED MAY 2002 # 16-Bit 10µs Serial CMOS Sampling ANALOG-TO-DIGITAL CONVERTER ### **FEATURES** - 100kHz SAMPLING RATE - 86dB SINAD WITH 20kHz INPUT - +2LSB INL - DNL: 16 Bits "No Missing Codes" - **SIX SPECIFIED INPUT RANGES** - SERIAL OUTPUT - SINGLE +5V SUPPLY OPERATION - PIN-COMPATIBLE WITH 12-BIT ADS7808 - USES INTERNAL OR EXTERNAL REFERENCE - 100mW MAX POWER DISSIPATION - 20-PIN 0.3" PLASTIC DIP AND SO - SIMPLE DSP INTERFACE ### DESCRIPTION The ADS7809 is a complete 16-bit sampling Analog-to-Digital (A/D) converter using state-of-the-art CMOS structures. It contains a 16-bit capacitor-based Successive Approximation Register (SAR) A/D converter with sample-and-hold, reference, clock, and a serial data interface. Data can be outputted using the internal clock, or can be synchronized to an external data clock. The ADS7809 also provides an output synchronization pulse for ease of use with standard DSP processors. The ADS7809 is specified at a 100kHz sampling rate, and specified over the full temperature range. Laser-trimmed scaling resistors provide various input ranges including ±10V and 0V to 5V, while an innovative design operates from a single +5V supply, with power dissipation under 100mW. The 20-pin ADS7809 is available in a plastic 0.3" DIP and in an SO, both fully specified for operation over the industrial –40°C to +85°C range. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **ABSOLUTE MAXIMUM RATINGS(1)** | Analog Inputs: R1 <sub>IN</sub> ±25 | ίV | |----------------------------------------------|----| | R2 <sub>IN</sub> ±25 | ۷ز | | R3 <sub>IN</sub> ±25 | ٧٥ | | CAPV <sub>ANA</sub> + 0.3V to AGND2 – 0.3 | 3V | | REF Indefinite Short to AGND | 2, | | Momentary Short to V <sub>AI</sub> | NA | | Ground Voltage Differences: DGND, AGND2 ±0.3 | 3V | | V <sub>ANA</sub> | 'V | | V <sub>DIG</sub> to V <sub>ANA</sub> +0 | .3 | | V <sub>DIG</sub> | 'V | | Digital Inputs0.3V to V <sub>DIG</sub> + 0.3 | | | Maximum Junction Temperature+165° | Ċ | | Internal Power Dissipation | W | | Lead Temperature (soldering, 10s)+300° | ,C | NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION | PRODUCT | MAXIMUM<br>LINEARITY<br>ERROR (LSB) | NO MISSING<br>CODE LEVEL<br>(LSB) | MINIMUM<br>SIGNAL-TO-<br>(NOISE +<br>DISTORTION)<br>RATIO (dB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |-----------|-------------------------------------|-----------------------------------|----------------------------------------------------------------|------------------|--------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------| | ADS7809P | ±3 | 15 | 83 | Plastic DIP-20 | N | -40°C to +85°C | ADS7809P | ADS7809P | Rail, 19 | | ADS7809PB | ±2 | 16 | 86 | " | " | " | ADS7809PB | ADS7809PB | " | | ADS7809U | ±3 | 15 | 83 | SO-20 | DW | -40°C to +85°C | ADS7809U | ADS7809U | Rail, 38 | | ADS7809U | " | " | " | " | " | " | " | ADS7809U/1K | Tape and Reel, 1000 | | ADS7809UB | ±2 | 16 | 86 | " | " | " | ADS7809UB | ADS7809UB | Rail, 38 | | ADS7809UB | " | " | " | " | " | " | " | ADS7809UB/1K | Tape and Reel, 1000 | NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com. # **ELECTRICAL CHARACTERISTICS** At $T_A = -40$ °C to +85°C, $f_S = 100$ kHz, $V_{DIG} = V_{ANA} = +5$ V, using internal reference and fixed resistors (see Figure 4), unless otherwise specified. | | ANA , a.agaa. | Δ. | DS7809P, | U | ΑI | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------|-------------------------------------------------|----------------|-----------------------------|-------------------------|----------------------------------------------------------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | UNITS | | | | RESOLUTION | | | | 16 | | | * | Bits | | ANALOG INPUT Voltage Ranges Impedance Capacitance | | | ±10, | 0V to 5V, e | | ble I) | | pF | | THROUGHPUT SPEED Complete Cycle Throughput Rate | Acquire and Convert | 100 | | 10 | * | | * | μs<br>kHz | | DC ACCURACY Integral Linearity Error Differential Linearity Error No Missing Codes Transition Noise(2) Full-Scale Error(3,4) Full-Scale Error Drift Full-Scale Error Drift Bipolar Zero Error(3) Bipolar Zero Error Drift Unipolar Zero Error(3) Unipolar Zero Error(3) Unipolar Zero Error Drift Recovery to Rated Accuracy after Power-Down Power-Supply Sensitivity (V <sub>DIG</sub> = V <sub>ANA</sub> = V <sub>D</sub> ) | Ext. 2.5000V Ref Ext. 2.5000V Ref Ext. 2.5000V Ref Bipolar Ranges Bipolar Ranges 0V to 10V Ranges 0V to 4V, 0V to 5V Ranges Unipolar Ranges 1μF Capacitor to CAP +4.75V < V <sub>D</sub> < +5.25V | 15 | 1.3<br>±7<br>±2<br>±2<br>±2 | ±3<br>+3, -2<br>±0.5<br>±0.5<br>±10<br>±5<br>±3 | 16 | * * * * | ±2 ±1 * * * * * * * * * | LSB <sup>(1)</sup> LSB Bits LSB % ppm/°C % ppm/°C mV ppm/°C mV ppm/°C mV spm/°C mV LSB | | AC ACCURACY Spurious-Free Dynamic Range Total Harmonic Distortion Signal-to-(Noise + Distortion) Signal-to-Noise Full-Power Bandwidth <sup>(6)</sup> | $\begin{aligned} f_{\text{IN}} &= 20 \text{kHz} \\ f_{\text{IN}} &= 20 \text{kHz} \\ f_{\text{IN}} &= 20 \text{kHz} \\ -60 \text{dB Input} \\ f_{\text{IN}} &= 20 \text{kHz} \end{aligned}$ | 90<br>83<br>83 | 100<br>-100<br>88<br>30<br>88<br>250 | -90 | 96<br>86<br>86 | *<br>*<br>*<br>32<br>*<br>* | -94 | dB <sup>(5)</sup> dB dB dB dB kHz | | SAMPLING DYNAMICS Aperture Delay Transient Response Overvoltage Recovery <sup>(7)</sup> | FS Step | | 40<br>150 | 2 | | * | * | ns<br>μs<br>ns | | REFERENCE Internal Reference Voltage Internal Reference Source Current (Must use external buffer) | No Load | 2.48 | 2.5<br>1 | 2.52 | * | * | * | V<br>μA | | External Reference Voltage Range For Specified Linearity External Reference Current Drain | Ext. 2.5000V Ref | 2.3 | 2.5 | 2.7 | * | * | * | V<br>μA | | DIGITAL INPUTS Logic Levels V <sub>IL</sub> V <sub>IH</sub> I <sub>IL</sub> I <sub>IH</sub> | V <sub>IL</sub> = 0V<br>V <sub>IH</sub> = 5V | -0.3<br>+2.0 | | +0.8<br>V <sub>D</sub> + 0.3V<br>±10<br>±10 | * | | *<br>*<br>* | V<br>V<br>μΑ<br>μΑ | ## **ELECTRICAL CHARACTERISTICS (Cont.)** At $T_A = -40^{\circ}\text{C}$ to +85°C, $f_S = 100\text{kHz}$ , $V_{DIG} = V_{ANA} = +5\text{V}$ , using internal reference and fixed resistors as shown in Figure 4, unless otherwise specified. | | | Α | DS7809P, | U | AD | | | | |--------------------------------------|-------------------------------------------|---------|------------|--------------|--------------|------------|-----|-------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DIGITAL OUTPUTS | | | | | | | | | | Data Format | | | | | 16 bits | | | | | Data Co | | | | | ment or Stra | | | | | Pipeline Delay | | Convers | | | ble after co | | | | | Data Clock | <u> </u> | | Selectable | for internal | or external | data clock | | | | Internal | EXT/INT LOW | | 2.3 | | | * | | MHz | | (Output Only When | | | | | | | | | | Transmitting Data) | | | | | | | | | | External | EXT/INT HIGH | 0.1 | | 10 | * | | * | MHz | | (Can Run Continually) | | | | | | | | | | V <sub>OL</sub> | I <sub>SINK</sub> = 1.6mA | | | +0.4 | | | * | V | | V <sub>OH</sub> | I <sub>SOURCE</sub> = 500μA | +4 | | | * | | | V | | Leakage Current | High-Z State, | | | ±5 | | | * | μΑ | | | $V_{OUT} = 0V \text{ to } V_{DIG}$ | | | | | | | | | Output Capacitance | High-Z State | | | 15 | | | * | pF | | POWER SUPPLIES | | | | | | | | | | Specified Performance | | | | | | | | | | V <sub>DIG</sub> | Must be ≤ V <sub>ANA</sub> | +4.75 | +5 | +5.25 | * | * | * | V | | V <sub>ANA</sub> | Mast 20 = VANA | +4.75 | +5 | +5.25 | * | * | * | v | | IDIG | | | 0.3 | | | * | | mA | | I <sub>ANA</sub> | | | 16 | | | * | | mA | | Power Dissipation: PWRD LOW | $V_{ANA} = V_{DIG} = 5V$ , $f_S = 100kHz$ | | | 100 | | | * | mW | | PWRD HIGH | ANA DIG 51, 13 | | 50 | | | * | | μW | | TEMPERATURE RANGE | | | | | | | | | | Specified Performance | | -40 | | +85 | * | | * | ∘c | | Derated Performance | | -55 | | +125 | * | | * | °C | | Storage | | -65 | | +150 | * | | * | °C | | Thermal Resistance ( $\theta_{IA}$ ) | | | | | | | | | | DIP | | | 75 | | | * | | °C/W | | SO | | | 75 | | | * | | °C/W | <sup>\*</sup> Same as specification for ADS7809P, U. NOTES: (1) LSB means Least Significant Bit. For the $\pm 10\text{V}$ input range, one LSB is $305\mu\text{V}$ . (2) Typical rms noise at worst case transitions and temperatures. (3) As measured with fixed resistors shown in Figure 4. Adjustable to zero with external potentiometer. (4) For bipolar input ranges, full-scale error is the worst case of –Full Scale or +Full Scale untrimmed deviation from ideal first and last code transitions, divided by the transition voltage (not divided by the full-scale range) and includes the effect of offset error. For unipolar input ranges, full-scale error is the deviation of the last code transition divided by the transition voltage. It also includes the effect of offset error. (5) All specifications in dB are referred to a full-scale $\pm 10\text{V}$ input. (6) Full-Power Bandwidth defined as Full-Scale input frequency at which Signal-to-(Noise + Distortion) degrades to 60dB. (7) Recovers to specified performance after 2 • FS input overvoltage. #### **PIN ASSIGNMENTS** | PIN# | NAME | DESCRIPTION | |------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | R1 <sub>IN</sub> | Analog Input. See Table I and Figure 4 for input range connections. | | 2 | AGND1 | Analog Ground. Used internally as ground reference point. Minimal current flow. | | 3 | R2 <sub>IN</sub> | Analog Input. See Table I and Figure 4 for input range connections. | | 4 | R3 <sub>IN</sub> | Analog Input. See Table I and Figure 4 for input range connections. | | 5 | CAP | Reference Buffer Capacitor. 2.2μF Tantalum to ground. | | 6 | REF | Reference Input/Output. Outputs internal 2.5V reference. Can also be driven by external system reference. In both cases, bypass to ground with a 2.2μF Tantalum capacitor. | | 7 | AGND2 | Analog Ground | | 8 | SB/BTC | Select Straight Binary or Binary Two's Complement data output format. If HIGH, data will be output in a Straight Binary format. If LOW, data will be output in a Binary Two's Complement format. | | 9 | EXT/INT | Select External or Internal Clock for transmitting data. If HIGH, data will be output synchronized to the clock input on DATACLK. If LOW, a convert command will initiate the transmission of the data from the previous conversion, along with 16 clock pulses output on DATACLK. | | 10 | DGND | Digital Ground | | 11 | SYNC | Synch Output. If EXT/INT is HIGH, either a rising edge on R/C with CS LOW or a falling edge on CS with R/C HIGH will output a pulse on SYNC synchronized to the external DATACLK. | | 12 | DATACLK | Either an input or an output depending on the EXT/INT level. Output data will be synchronized to this clock. If EXT/INT is LOW, DATACLK will transmit 16 pulses after each conversion, and then remain LOW between conversions. | | 13 | DATA | Serial Data Output. Data will be synchronized to DATACLK, with the format determined by the level of SB/BTC. In the external clock mode, after 16 bits of data, the ADS7809 will output the level input on TAG as long as $\overline{CS}$ is LOW and $R/\overline{C}$ is HIGH (see Figure 3). If EXT/ $\overline{INT}$ is LOW, data will be valid on both the rising and falling edges of DATACLK, and between conversions DATA will stay at the level of the TAG input when the conversion was started. | | 14 | TAG | Tag Input for use in external clock mode. If EXT/INT is HIGH, digital data input on TAG will be output on DATA with a delay of 16 DATACLK pulses as long as CS is LOW and R/C is HIGH. See Figure 3. | | 15 | R/C | Read/Convert Input. With $\overline{\text{CS}}$ LOW, a falling edge on R/ $\overline{\text{C}}$ puts the internal sample-and-hold into the hold state and starts a conversion. When EXT/ $\overline{\text{INT}}$ is LOW, this also initiates the transmission of the data results from the previous conversion. If EXT/ $\overline{\text{INT}}$ is HIGH, a rising edge on R/ $\overline{\text{C}}$ with $\overline{\text{CS}}$ LOW, or a falling edge on $\overline{\text{CS}}$ with R/ $\overline{\text{C}}$ HIGH, transmits a pulse on SYNC and initiates the transmission of data from the previous conversion. | | 16 | <u>cs</u> | Chip Select. Internally OR'ed with R/C. | | 17 | BUSY | Busy Output. Falls when a conversion is started, and remains LOW until the conversion is completed and the data is latched into the output shift register. $\overline{CS}$ or R/ $\overline{CS}$ must be HIGH when $\overline{BUSY}$ rises, or another conversion will start without time for signal acquisition. | | 18 | PWRD | Power Down Input. If HIGH, conversions are inhibited and power consumption is significantly reduced. Results from the previous conversion are maintained in the output shift register. | | 19 | $V_{ANA}$ | Analog Supply Input. Nominally +5V. Connect directly to pin 20, and decouple to ground with 0.1μF ceramic and 10μF tantalum capacitors. | | 20 | $V_{DIG}$ | Digital Supply Input. Nominally +5V. Connect directly to pin 19. Must be $\leq V_{ANA}$ . | #### **PIN CONFIGURATION** | ANALOG<br>INPUT<br>RANGE | $\begin{array}{c} \text{CONNECT R1}_{\text{IN}} \\ \text{VIA 200} \Omega \\ \text{TO} \end{array}$ | $\begin{array}{c} \text{CONNECT R2}_{\text{IN}} \\ \text{VIA 100} \Omega \\ \text{TO} \end{array}$ | CONNECT R3 <sub>IN</sub><br>TO | IMPEDANCE | |--------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------|-----------| | ±10V | V <sub>IN</sub> | AGND | CAP | 22.9kΩ | | ±5V | AGND | V <sub>IN</sub> | CAP | 13.3kΩ | | ±3.33V | $V_{IN}$ | V <sub>IN</sub> | CAP | 10.7kΩ | | 0V to 10V | AGND | V <sub>IN</sub> | AGND | 13.3kΩ | | 0V to 5V | AGND | AGND | $V_{IN}$ | 10.0kΩ | | 0V to 4V | $V_{IN}$ | AGND | V <sub>IN</sub> | 10.7kΩ | TABLE I. Input Range Connections. See Figure 4 for complete information. FIGURE 1. Basic Conversion Timing. | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | |---------------------------------|------------------------------------------------|-----|-----|---------------------|-------| | t <sub>1</sub> | Convert Pulse Width | 40 | | 6000 | ns | | t <sub>2</sub> | BUSY Delay | | | 65 | ns | | t <sub>3</sub> | BUSY LOW | | | 8 | μs | | t <sub>4</sub> | BUSY Delay After End of Conversion | | 220 | | ns | | t <sub>5</sub> | Aperture Delay | | 40 | | ns | | t <sub>6</sub> | Conversion Time | | 7.6 | 8 | μs | | t <sub>7</sub> | Acquisition Time | | | 2 | μs | | t <sub>6</sub> + t <sub>7</sub> | Throughput Time | | 9 | 10 | μs | | t <sub>8</sub> | R/C LOW to DATACLK Delay | | 450 | | ns | | t <sub>9</sub> | DATACLK Period | | 440 | | ns | | t <sub>10</sub> | Data Valid to DATACLK HIGH Delay | 20 | 75 | | ns | | t <sub>11</sub> | Data Valid After DATACLK LOW Delay | 100 | 125 | | ns | | t <sub>12</sub> | External DATACLK | 100 | | | ns | | t <sub>13</sub> | External DATACLK HIGH | 20 | | | ns | | t <sub>14</sub> | External DATACLK LOW | 30 | | | ns | | t <sub>15</sub> | DATACLK HIGH Setup Time | 20 | | t <sub>12</sub> + 5 | ns | | t <sub>16</sub> | $R/\overline{C}$ to $\overline{CS}$ Setup Time | 10 | | | ns | | t <sub>17</sub> | SYNC Delay After DATACLK HIGH | 15 | | 35 | ns | | t <sub>18</sub> | Data Valid Delay | 25 | | 55 | ns | | t <sub>19</sub> | CS to Rising Edge Delay | 25 | | | ns | | t <sub>20</sub> | Data Available after CS LOW | 6 | | | μs | TABLE II. Conversion and Data Timing. $T_A = -40^{\circ}\text{C}$ to +85°C. FIGURE 2. Serial Data Timing Using Internal Clock. ( $\overline{\text{CS}}$ , EXT/ $\overline{\text{INT}}$ and TAG Tied LOW.) | SPECIFIC FUNCTION | cs | R/C | BUSY | EXT/INT | DATACLK | PWRD | SB/BTC | OPERATION | |----------------------------------------------------------------|-------|---------|-------|---------|------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Initiate Conversion and<br>Output Data Using<br>Internal Clock | 1 > 0 | 0 1 > 0 | 1 | 0 | Output<br>Output | 0 | x<br>x | Initiates conversion "n". Data from conversion "n – 1" clocked out on DATA synchronized to 16 clock pulses output on DATACLK. Initiates conversion "n". Data from conversion "n – 1" clocked out on DATA synchronized to 16 clock pulses output on DATACLK. | | Initiate Conversion and | 1 > 0 | 0 | 1 | 1 | Input | 0 | х | Initiates conversion "n". | | Output Data Using External | 0 | 1 > 0 | 1 | 1 | Input | 0 | х | Initiates conversion "n". | | Clock | 1 > 0 | 1 | 1 | 1 | Input | x | х | Outputs a pulse on SYNC followed by data from conversion "n" clocked out synchronized to external DATACLK. | | | 1 > 0 | 1 | 0 | 1 | Input | 0 | х | Outputs a pulse on SYNC followed by data from conversion "n – 1" clocked out synchronized to external DATACLK. <sup>(1)</sup> Conversion "n" in process. | | | 0 | 0 > 1 | 0 | 1 | Input | 0 | х | Outputs a pulse on SYNC followed by data from conversion "n – 1" clocked out synchronized to external DATACLK .(1) Conversion "n" in process. | | Incorrect Conversions | 0 | 0 | 0 > 1 | х | х | 0 | х | CS or R/C must be HIGH or a new conversion will be initiated without time for acquisition. | | Power-Down | х | х | х | х | х | 0 | х | Analog circuitry powered. Conversion can proceed. | | | x | x | x | х | x | 1 | х | Analog circuitry disabled. Data from previous conversion maintained in output registers. | | Selecting Output Format | х | х | х | х | х | х | 0 | Serial data is output in Binary Two's Complement format. | | | х | х | x | х | x | х | 1 | Serial data is output in Straight Binary format. | TABLE III. Control Truth Table. | | | | | DIGITAL OUTPUT | | | | | | | |-----------------------------|-----------|-----------|------------|----------------|-----------|-----------------------------------|----------------------------------|-------------|---------------------|------| | | | | | | | BINARY TWO'S COMP<br>(SB/BTC LOW) | STRAIGHT BINARY<br>(SB/BTC HIGH) | | | | | DESCRIPTION | | AN | IALOG INPL | JT | | BINARY CODE | HEX<br>CODE | BINARY CODE | HEX<br>CODE | | | Full-Scale Range | ±10 | ±5 | ±3.33V | 0V to 10V | 0V to 5V | 0V to 4V | | | | | | Least Significant Bit (LSB) | 305μV | 153μV | 102μV | 153μV | 76μV | 61μV | | | | | | +Full Scale (FS - 1LSB) | 9.999695V | 4.999847V | 3.333231V | 9.999847V | 4.999924V | 3.999939V | 0111 1111 1111 1111 | 7FFF | 1111 1111 1111 1111 | FFFF | | Midscale | 0V | 0V | 0V | 5V | 2.5V | 2V | 0000 0000 0000 0000 | 0000 | 1000 0000 0000 0000 | 8000 | | One LSB Below Midscale | –305μV | –153μV | –102μV | 4.999847V | 2.499924V | 1.999939V | 1111 1111 1111 1111 | FFFF | 0111 1111 1111 1111 | 7FFF | | -Full Scale | -10V | -5V | -3.333333V | 0V | 0V | 0V | 1000 0000 0000 0000 | 8000 | 0000 0000 0000 0000 | 0000 | TABLE IV. Output Codes and Ideal Input Voltages. FIGURE 3a. Conversion and Read Timing with External Clock. (EXT/INT Tied High.) Read After Conversion. FIGURE 3b. Conversion and Read Timing with External Clock. (EXT/INT Tied High.) Read During Conversion (Previous Conversion Results). FIGURE 4a. Offset/Gain Circuits for Unipolar Input Ranges. FIGURE 4b. Offset/Gain Circuits for Bipolar Input Ranges. #### N (R-PDIP-T\*\*) #### **16 PINS SHOWN** #### PLASTIC DUAL-IN-LINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 (20-pin package is shorter than MS-001). #### DW (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **16 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265