FEDL7020-01

# **OKI** Semiconductor

This version: Feb. 2000

# **ML7020**

1200 bps MODEM for ACR

#### **GENERAL DESCRIPTION**

The ML7020 is a 1200 bps modem LSI developed for ACR (Automatic Cost Routing). The functions incorporated are those of a 1200 bps FSK modem conforming to ITU-T Recommendations V.23, DTMF signal generation and detection, call progress tone (CPT) generation and detection. Each functional block can be controlled via a 4-bit processor interface. In addition to ACR, this LSI is ideal for other communications such as remote control systems, etc.

## **FEATURES**

- Single 5 V power supply operation (V<sub>DD</sub>: 4.5 to 5.5 V)
- Low power consumption: During operation: 5 mA typ.

During the power down mode: 7 µA typ.

- Built-in 1200 bps modem conforming to ITU-T V.23 recommendations
- Built-in DTMF signal generator with a switchable 6-dB attenuator
- Built-in DTMF detector (the input can be selected from either the line or the terminal)
- Built-in call progress tone generator. The output frequency can be selected from 400 Hz and 800 Hz.
- Built-in call progress tone detector
- Three analog input systems (switchable)
- $\bullet$  Analog output for the line is of the differential type and can drive a 600  $\Omega$  line transformer.
- Analog output for the terminal is of the single-ended type and can drive a 1.2 k $\Omega$  load.
- Built-in switch for selecting the 600  $\Omega$  termination
- 4-Bit processor interface
- Built-in oscillator circuit for a 3.579545 MHz crystal
- Package: 32-Pin plastic SSOP (SSOP32-P-430-1.00-K) (Product name: ML7020MB)





## **BLOCK DIAGRAM**



\* CPT: Call progress tone

<sup>\*</sup> The state shown of each switch is that when the register is set to "0".

## PIN CONFIGURATION (TOP VIEW)

32-Pin plastic SSOP



## PIN DESCRIPTIONS

| Pin No. | Symbol   | I/O | Description                                                                                                                                                                                            |
|---------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | $V_{DD}$ |     | Power supply pin. Connect a +5 V power supply to this pin.                                                                                                                                             |
| 2       | TIO      | 0   | The output pin of the input amplifier 1. See Figure 1. For the sake of noise reduction, connect a capacitor between this pin and TI– (3) so as to attenuate high frequency components above 10 kHz.    |
| 3       | TI–      | ı   | The inverting input pin for the input amplifier 1. When the input amplifier 1 is not used, connect pin TIO (2) to pin TI– (3), and connect pin TI+ (4) to pin SGO.                                     |
| 4       | TI+      | I   | The non-inverting input pin for the input amplifier 1.                                                                                                                                                 |
| 5       | LI1O     | 0   | The output pin for the input amplifier 2. See Figure 1. For the sake of noise reduction, connect a capacitor between this pin and LI1– (6) so as to attenuate high frequency components above 10 kHz.  |
| 6       | LI1–     | I   | The inverting input pin for the input amplifier 2. When the input amplifier 2 is not used, connect pin LI1O (5) and LI1– (6), and connect pin LI+ (7) to pin SGO.                                      |
| 7       | LI1+     | I   | The non-inverting input pin for the input amplifier 2.                                                                                                                                                 |
| 8       | SWI      | ı   | The input pin for SW3. This pin is connected internally to SGO (9) when SW3 is to be made ON.                                                                                                          |
| 9       | SGO      | 0   | The signal ground output pin for external circuits. A voltage of about $V_{\text{DD}}/2$ is output from this pin.                                                                                      |
| 10      | LI2O     | 0   | The output pin for the input amplifier 3. See Figure 1. For the sake of noise reduction, connect a capacitor between this pin and LI2– (10) so as to attenuate high frequency components above 10 kHz. |
| 11      | LI2-     | _   | The inverting input pin for the input amplifier 3.  When the input amplifier 3 is not used, connect pin LI2O (10) and LI2– (11).                                                                       |
| 12      | ТО       | 0   | The output pin of the output amplifier 1. Can drive a load of 1.2 $k\Omega$ or more.                                                                                                                   |
| 13      | LO+      | 0   | The non-inverting output pin for the output amplifier 2. See Figure 2 for details of connecting a peripheral circuit.                                                                                  |
| 14      | LO-      | 0   | The inverting output pin of the output amplifier 2. See Figure 2 for details of connecting a peripheral circuit.                                                                                       |
| 15      | SGC      | 0   | The signal ground output pin for internal circuits. A voltage of about $V_{DD}/2$ is output from this pin.  Connect a 1 $\mu$ F capacitor between SGC (15) and GND (16).                               |
| 16      | GND      |     | The ground pin for the LSI. Connect a 0 V input to this pin.                                                                                                                                           |
| -       |          |     | The chip select pin for the processor interface.                                                                                                                                                       |
| 17      | CSB      | ı   | Reading and writing are possible when this input is "0". Reading and writing are disabled when this input is "1".                                                                                      |
| 18      | RDB      | ı   | The read control pin for the processor interface.  Data can be read from the LSI when this pin is "0".                                                                                                 |
| 19      | WRB      | ı   | The write control pin for the processor interface.  Data is written into this LSI at the rising edge of the WR signal.                                                                                 |
| 20      | A0       | 1   | The address input pin A0 for the processor interface.                                                                                                                                                  |
|         |          |     | <u> </u>                                                                                                                                                                                               |

| Pin No. | Symbol | I/O | Description                                                                                                                                                                                                                                                         |
|---------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21      | A1     | I   | The address input pin A1 for the processor interface.                                                                                                                                                                                                               |
| 22      | D0     | Ю   | The data input/output pin D0 for the processor interface.                                                                                                                                                                                                           |
| 23      | D1     | Ю   | The data input/output pin D1 for the processor interface.                                                                                                                                                                                                           |
| 24      | D2     | Ю   | The data input/output pin D2 for the processor interface.                                                                                                                                                                                                           |
| 25      | D3     | Ю   | The data input/output pin D3 for the processor interface.                                                                                                                                                                                                           |
| 26      | CLKOUT | 0   | The 3.579545 MHz oscillator circuit output pin.                                                                                                                                                                                                                     |
| 27      | X2     | 0   | The pins for connecting a 3.579545 MHz crystal. The capacitors and the                                                                                                                                                                                              |
| 28 X1 I |        |     | feedback resistor are internally connected to these pins. When inputting an external clock, connect the input to the X1 pin via a 1000 pF capacitor and leave the pin X2 open.                                                                                      |
| 29      | XD     | ı   | The modem transmit data input pin.  The "1" level corresponds to the mark data and the "0" level corresponds to the space data.                                                                                                                                     |
| 30      | RD     | 0   | The modem receive data output pin. The mark and space data are the same as for XD. A mark is output when no carrier is detected.                                                                                                                                    |
| 31      | DETB   | 0   | The pin for outputting the carrier detect signal of the modem or the call progress tone detector output.  The detection result corresponding to the respective operating mode is output from this pin. A "0" indicates detection and a "1" indicates non-detection. |
| 32      | SP     | 0   | The DTMF reception detection output pin. A "0" indicates detection and a "1" indicates non-detection.                                                                                                                                                               |



Figure 1 Input amplifier 1 to 3 interface



Figure 2 Output amplifier 2, 3 interface example

## ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol           | Condition                          | Rating                       | Unit |
|-------------------------------|------------------|------------------------------------|------------------------------|------|
| Power supply voltage          | $V_{DD}$         |                                    | -0.3 to +7.0                 | V    |
| Permissible power dissipation | P <sub>D</sub>   | ı                                  | to 130                       | mW   |
| Output short circuit current  | I <sub>SHT</sub> | Shorted to $V_{\rm DD}$ or ground. | to 60                        | mA   |
| Analog input voltage          | $V_{AIN}$        |                                    | $-0.3$ to $V_{DD} + 0.3$     | V    |
| Digital input voltage         | $V_{DIN}$        | _                                  | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Storage temperature range     | T <sub>sta</sub> | _                                  | -55 to +150                  | °C   |

## RECOMMENDED OPERATING CONDITIONS

|                                      |                             |                  |                                       | ( 00                | ,        |                                | ,    |
|--------------------------------------|-----------------------------|------------------|---------------------------------------|---------------------|----------|--------------------------------|------|
|                                      | Parameter                   | Symbol           | Condition                             | Min.                | Тур.     | Max.                           | Unit |
| Power supply voltage                 |                             | $V_{DD}$         | _                                     | 4.5                 | 5.0      | 5.5                            | V    |
| Operat                               | ting temperature range      | Та               | _                                     | -40                 | _        | +85                            | °C   |
| High le                              | evel input voltage          | V <sub>IH</sub>  | Digital input pins                    | $0.8 \times V_{DD}$ | _        | $V_{DD}$                       | V    |
| Low le                               | vel input voltage           | V <sub>IL</sub>  | Digital input pins                    | 0                   | _        | $0.2$ $\times$ V <sub>DD</sub> | V    |
| Digital                              | input rise time             | t <sub>ir</sub>  | Digital input pins                    | _                   | _        | 50                             | ns   |
| Digital                              | input fall time             | t <sub>if</sub>  | Digital input pins                    | _                   | _        | 50                             | ns   |
| Digital output load                  |                             | C <sub>DL</sub>  | Digital output pins                   | _                   | _        | 100                            | pF   |
| Bypass capacitor for SGC             |                             | C <sub>sG</sub>  | Between SGC and GND                   | 1                   | _        | _                              | μF   |
| Bypass capacitor for V <sub>DD</sub> |                             | $C_{VG}$         | Between V <sub>DD</sub> and ground    | 10                  | _        | _                              | μF   |
|                                      | Oscillating frequency       | _                | _                                     | _                   | 3.579545 | _                              | MHz  |
|                                      | Frequency deviation         | _                | 25±5°C                                | -100                | _        | +100                           | ppm  |
| Crystal                              | Temperature characteristics | _                | In the temperature range –40 to +85°C | <b>-</b> 50         | _        | +50                            | ppm  |
| Cry                                  | Equivalent series resistor  | _                | _                                     |                     | _        | 90                             | Ω    |
|                                      | Production load capacitance | _                | _                                     | _                   | 16       | _                              | pF   |
| Input clock frequency deviation      |                             | f <sub>CLK</sub> | Values when an X1 external clock      | -0.1                | _        | +0.1                           | %    |
| Input clock duty ratio               |                             | DUTY             | is input                              | 40                  |          | 60                             | %    |

## **ELECTRICAL CHARACTERISTICS**

## **DC** Characteristics

 $(V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

| (100 110 110 110 110 110 110 110 110 110 |                  |                                                        |                         |      |          |      |  |
|------------------------------------------|------------------|--------------------------------------------------------|-------------------------|------|----------|------|--|
| Parameter                                | Symbol           | Condition                                              | Min.                    | Тур. | Max.     | Unit |  |
|                                          | I <sub>DD1</sub> | During operation (modem transmission/reception mode)*1 | 0                       | 5.0  | 10.0     | mA   |  |
| Dower oupply ourrent                     | I <sub>DD2</sub> | During operation (tone 1 mode)*1                       | 0                       | 5.0  | 10.0     | mA   |  |
| Power supply current                     | I <sub>DD3</sub> | During operation (tone 2, tone 3 modes)*1              | 0                       | 6.0  | 11.0     | mA   |  |
|                                          | I <sub>DD4</sub> | During power down                                      | 0                       | 7.0  | 100      | μΑ   |  |
| Input look ourrent                       | I <sub>IH</sub>  | $V_{I} = V_{DD}$                                       | _                       | _    | 2.0      | μΑ   |  |
| Input leak current                       | I <sub>IL</sub>  | $V_1 = 0 V$                                            |                         | _    | 0.5      | μΑ   |  |
| High level output voltage                | V <sub>OH</sub>  | $I_{OH} = -100 \mu A$                                  | V <sub>DD</sub><br>-0.1 | _    | $V_{DD}$ | V    |  |
| Low level output voltage                 | V <sub>OL</sub>  | I <sub>OL</sub> = 100 μA                               | 0                       | 0.05 | 0.1      | V    |  |
| Input capacitance C <sub>IN</sub>        |                  |                                                        | _                       | 5    | _        | pF   |  |

<sup>\*1:</sup> See Table 3 for details of the modes.

## **Analog Interface**

|                               |                  |                                    | ( V DD - 1.0               | , 10 0.0 v,        | 14 - +0 t                  | 0 100 0 |      |
|-------------------------------|------------------|------------------------------------|----------------------------|--------------------|----------------------------|---------|------|
| Parameter                     | Symbol           | Condit                             | ion                        | Min.               | Тур.                       | Max.    | Unit |
| Input resistance              | R <sub>IN</sub>  | TI–, TI+, LI1–,                    | LI1+, LI2-                 | 10                 | _                          | _       | MΩ   |
|                               | R <sub>L1</sub>  | TIO, LI1O                          | , LI2O                     | 20                 | _                          | _       | kΩ   |
| Output load resistance        | R <sub>L2</sub>  | TO (Output amplitud                | le 1 Vpp or less)          | 1.2                | _                          | _       | kΩ   |
|                               | R <sub>L3</sub>  | LO-, LO+ (differe                  | ential outputs)            | 1.2                | _                          | _       | kΩ   |
| Output load capacitance       | C <sub>L</sub>   | Analog ou                          | utputs                     |                    |                            | 100     | pF   |
| Output impodence              | R <sub>ox1</sub> | TIO, LI1O, L                       | _                          | 10                 | _                          | Ω       |      |
| Output impedance              | R <sub>OX2</sub> | LO-, LO+                           | _                          | 10                 | _                          | Ω       |      |
|                               | V <sub>O1</sub>  | TIO, LI1O, LI2O, TO, LO-, LO+, SGC |                            | _                  | V <sub>DD</sub> /2         | _       | V    |
| Output DC voltage             | V <sub>O2</sub>  | SGC                                | V <sub>DD</sub> /2<br>-0.1 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2<br>+0.1 | V       |      |
| Out of bond on wisus          | $V_{S1}$         |                                    | 4 to 8 kHz                 | _                  | -60                        | -20     | dBm  |
| Out-of-band spurious response | $V_{s2}$         | LO-, LO+                           | 8 to 12 kHz                | _                  | -80                        | -40     | dBm  |
| roopened                      | V <sub>S3</sub>  | (Differential outputs)             | 12 kHz to (4 kHz each)     | _                  | -80                        | -60     | dBm  |
| SW3 impedance                 | R <sub>sw3</sub> | SW3                                | SW3                        |                    | 15                         | 30      | Ω    |
| Output current                | I <sub>sgo</sub> | SGO pin (includi                   | ing via SW3)               | -0.6               | _                          | 0.6     | mA   |

## **AC Characteristics (DTMF Section)**

 $(V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

|                                                   |                    |                                             | $(V_{DD} = 4)$       | .5 to 5.5 | 5 V, Ta =   | -40 to | +85°C) |
|---------------------------------------------------|--------------------|---------------------------------------------|----------------------|-----------|-------------|--------|--------|
| Parameter                                         | Symbol             | Condition                                   |                      |           | Тур.        | Max.   | Unit   |
| Transmit level                                    | $V_{DTTL}$         | LO-, LO+_Differential *1                    | Lower group tone     | -7.0      | -4.5        | -3.0   | dBm    |
| Transmit level                                    | $V_{DTTH}$         | LO-, LO+_Dillerential 1                     | Higher group<br>tone | -5.5      | -2.5        | -1.0   | dBm    |
| Transmit signal level relative value              | $V_{DTDF}$         | (Higher group tone) – (low                  | ver group tone)      | 1         | 2           | 3      | dB     |
| Transmit signal frequency deviation               | f <sub>DDT</sub>   | Relative to the nomina                      | I frequency          | -1.5      | _           | +1.5   | %      |
| Transmit signal distortion rate                   | THD <sub>DT</sub>  | (Harmonic waves) – (fund                    | lamental wave)       | _         | _           | -23    | dB     |
| DTMF detection level                              | $V_{DETDT}$        | For one freque                              | ency                 | -42       | _           | -6     | dBm    |
| DTMF non-detection level                          | $V_{REJDT}$        | For one freque                              | ency                 | _         | _           | -60    | dBm    |
| Detection frequency band                          | f <sub>DETDT</sub> | Relative to the nomina                      | I frequency          | _         | _           | ±1.5   | %      |
| Non-detection frequency band                      | f <sub>REJDT</sub> | Relative to the nomina                      | I frequency          | ±3.8      | <del></del> | _      | %      |
| Level difference between two received frequencies | $V_{TWIST}$        | (Higher group tone) – (low                  | ver group tone)      | -6        | _           | +6     | dB     |
| Permissible received noise level                  | L <sub>OSSR6</sub> | (Noise level) – (tone level) 0.3 to 3.4 kHz |                      |           | -12         | _      | dB     |
| Received dial tone elimination ratio              | V <sub>REJCP</sub> | 380 to 420 Hz                               |                      |           | 53          | _      | dB     |
| Signal repetition period                          | t <sub>c</sub>     |                                             |                      | 120       | _           | _      | ms     |
| Input signal persistence                          | t <sub>s</sub>     |                                             | Detection            | 49        | _           | _      | ms     |
| duration                                          | tı                 | During the tone 1, tone 2,                  | Non-detection        | _         | _           | 24     | ms     |
| Signal quiet duration                             | t <sub>p</sub>     | and loop back modes.                        |                      | 30        | _           | _      | ms     |
| Instantaneous break                               | t <sub>ba</sub>    | See Figure 3 and Table 3                    | SP = 0               | _         | _           | 0.4    | ms     |
| protection period                                 | t <sub>bb</sub>    | for details.                                | SP = 1               | _         | _           | 10     | ms     |
| Detection delay time                              | t <sub>q</sub>     |                                             |                      | 24        | 41          | 49     | ms     |
| Detection hold time                               | t <sub>d</sub>     |                                             |                      | 24        | 28          | 35     | ms     |
| SP delay time                                     | t <sub>sp</sub>    |                                             |                      | 0.2       | 0.6         | 1.0    | ms     |
| Signal repetition period                          | t <sub>c</sub>     | During the tone 3 mode.                     |                      | 60        | _           | _      | ms     |
| Input signal persistence                          | t <sub>s</sub>     | See Figure 3 and Table 3                    | Detection            | 35        | _           | _      | ms     |
| duration                                          | t <sub>l</sub>     | for details.                                | Non-detection        | _         | _           | 10     | ms     |
| Signal quiet duration                             | t <sub>p</sub>     |                                             |                      | 21        | _           |        | ms     |
| Instantaneous break                               | t <sub>ba</sub>    |                                             | SP = 0               | _         | _           | 0.4    | ms     |
| protection period                                 | $t_{bb}$           |                                             | SP = 1               | _         | _           | 3.0    | ms     |
| Detection delay time                              | t <sub>q</sub>     |                                             |                      | 12        | 26          | 37     | ms     |
| Detection hold time                               | t <sub>d</sub>     |                                             |                      | 15        | 20          | 27     | ms     |
| SP delay time                                     | t <sub>sp</sub>    |                                             |                      | 0.2       | 0.6         | 1.0    | ms     |
| ATT attenuation                                   | V <sub>ATT</sub>   | Relative to the ATT = "                     | 0" reference         | -7.5      | -6          | -4.5   | dB     |

Note: 0 dBm = 0.775 Vrms

<sup>\*1:</sup> The value will be 6 dB smaller for pin LO+ or pin LO- alone.



Figure 3 DTMF reception timing

- t<sub>s</sub>: Input signal persistence duration (detection)
  - Normal reception is made when the input signal persistence duration is equal to t<sub>s</sub> or more.
- t<sub>I</sub>: Input signal persistence duration (non-detection)
  - The input signal is ignored when the input signal persistence duration is less than t<sub>I</sub>, and the SP and DTMF receive data are not output.
- t<sub>p</sub>: Signal quiet duration
  - The DTMF receive data and SP are reset if the input continues to be in the no-signal condition for a duration equal to  $t_p$  or longer.
  - Also, even if the receive data changes during DTMF signal reception, SP continues to be "1" and the DTMF receive data may remain in the initial value and may not change, if the signal quiet duration is less than t<sub>n</sub> (including when it changes without any instantaneous break).
- $t_{ba}$ : Instantaneous break protection period 1
  - This is applicable to the period after the input signal has arrived and until the timing when SP becomes "1". In other words, SP and DTMF receive data are output normally even if a no-signal condition of a duration less than  $t_{ba}$  occurs.
- t<sub>bb</sub>: Instantaneous break protection period 2
  - This is applicable when SP is "1" (during output of the receive data). In other words, SP and the DTMF receive data are not reset even if a no-signal condition of a duration less than  $t_{bb}$  occurs during signal reception.
- t<sub>c</sub>: For ensuring normal reception, make sure that the signal repetition period is equal to t<sub>c</sub> or more.
- t<sub>s</sub>: Detection delay time
  - The DTMF receive data is output with a delay of t<sub>g</sub> relative to the appearance of the input signal.
- t<sub>d</sub>: Detection hold time
  - The output of SP or the DTMF receive data is stopped with a delay of  $t_d$  after the termination of the input signal.
- t<sub>sp</sub>: SP delay time
  - SP is output after a delay of  $t_{sp}$  relative to the output of the DTMF receive data. Therefore, latch the DTMF receive data when the rising edge of SP is detected.

## **AC Characteristics (Modem Section)**

 $(V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, \text{ Ta} = -40 \text{ to } +85^{\circ}\text{C})$ 

|                                      |                  |                        | (v <sub>D</sub> | D - 4.5 ic  | 5.5 V, I | a – – <del>4</del> 0 t | 0 <del>+</del> 03 <i>C)</i> |
|--------------------------------------|------------------|------------------------|-----------------|-------------|----------|------------------------|-----------------------------|
| Parameter                            | Symbol           | Condition              |                 | Min.        | Тур.     | Max.                   | Unit                        |
| Modem transmit level                 | $V_{AOM}$        | LO-, LO+ Differ        | ential          | -6.0        | -4.0     | -2.0                   | dBm                         |
| Transmit signal level relative value | $V_{DM}$         | (Mark signal) – (spa   | ce signal)      | -1.5        | 0        | +1.5                   | dB                          |
| Transmit carrier                     | $f_{M}$          |                        | XD = 1          | 1292        | 1300     | 1308                   | Hz                          |
| frequency                            | $f_S$            | _                      | XD = 0          | 2092        | 2100     | 2108                   | Hz                          |
| Receive signal level                 | $V_{AI}$         | Level of LI1O and      | d LI2O          | <b>-</b> 51 | _        | -6                     | dBm                         |
| Comica detection level               | $V_{ON}$         | Level of LI1O and LI2O | OFF→ON          | _           | -44.5    | -42                    | dBm                         |
| Carrier detection level              | $V_{OFF}$        | 1700 Hz                | ON→OFF          | <b>-</b> 51 | -46.5    | _                      | dBm                         |
| Carrier detection hysteresis         | V <sub>HYS</sub> | 1                      |                 |             | 2        | _                      | dB                          |
| Carrier detection delay time         | t <sub>CDD</sub> | OFF→–30 dE             | Bm              | 5           | 10       | 15                     | ms                          |
| Carrier detection hold time          | t <sub>CDH</sub> | –30 dBm→O              | 23              | 28          | 34       | ms                     |                             |
| Demodulation bias distortion         | D <sub>BS</sub>  | 1200 bps, 1:1 pa       | attern          | -10         | _        | +10                    | %                           |

Note: RD is fixed at "1" when the carrier detector is OFF.

## AC Characteristics (CLKO)

|                  |                  | ( - B       |                     | 0.0 ., . |                          | <del> </del> |
|------------------|------------------|-------------|---------------------|----------|--------------------------|--------------|
| Parameter        | Symbol           | Condition   | Min.                | Тур.     | Max.                     | Unit         |
| Output amplitude | V <sub>COH</sub> | CL = 100 pF | $0.9 \times V_{DD}$ | _        | $V_{DD}$                 | V            |
|                  | V <sub>COL</sub> |             | 0                   | _        | 0.1 ×<br>V <sub>DD</sub> | V            |

## **AC Characteristics (Call Progress Tone Section)**

|                      |                    |              |                      | , ,,  |       |       | ,    |
|----------------------|--------------------|--------------|----------------------|-------|-------|-------|------|
| Parameter            | Symbol             | C            | Condition            | Min.  | Тур.  | Max.  | Unit |
| Transmit level       | $V_{CPT}$          |              | Pin TO               | -21.5 | -20.0 | -18.5 | dBm  |
| Transmit francis     |                    | Din TO       | During 400 Hz output | 380   | 400   | 420   | Hz   |
| Transmit frequency   | f <sub>CPT</sub>   | Pin TO       | During 800 Hz output | 780   | 800   | 820   | Hz   |
| Distortion rate      | THD <sub>CPT</sub> |              | Pin TO               | _     | _     | -23   | dB   |
| Detection level      | $V_{DETCP}$        | 400 Hz, leve | el of LI1O and LI2O  | -46   | _     | -6    | dBm  |
| Non-detection level  | $V_{REJCP}$        | 400 Hz, leve | el of LI1O and LI2O  | _     | _     | -60   | dBm  |
| Detection frequency  | f <sub>DETCP</sub> |              | _                    | 360   | _     | 440   | Hz   |
| Non-detection        | £                  |              |                      | 510   | _     | _     | Hz   |
| frequency            | f <sub>rejCP</sub> |              | _                    |       | _     | 300   | Hz   |
| Detection            | t <sub>DETCP</sub> |              | Detection            | 30    | _     | _     | ms   |
| persistence period   | t <sub>REJCP</sub> | See Figure 4 | . Non-detection      | I     | _     | 10    | ms   |
| Detection delay time | t <sub>DELCP</sub> |              |                      | 10    | 17    | 30    | ms   |
| Detection hold time  | t <sub>HOLCP</sub> |              |                      | 10    | 17    | 30    | ms   |



Figure 4 Call progress tone detection timing

## **AC Characteristics (Processor Interface)**

|                         |                  | 1             | - יטט – יי | 10 0.0 1, | 14 - 10 1 | 0.000, |
|-------------------------|------------------|---------------|------------|-----------|-----------|--------|
| Parameter               | Symbol           | Condition     | Min.       | Тур.      | Max.      | Unit   |
| Write signal period     | $P_{W}$          |               | 2000       | _         | _         | ns     |
| Write signal width      | T <sub>w</sub>   |               | 100        | _         | _         | ns     |
| Read signal width       | T <sub>R</sub>   |               | 200        | _         | _         | ns     |
| Address data setup time | T <sub>AW1</sub> |               | 10         | _         | _         | ns     |
|                         | T <sub>AR1</sub> |               | 80         | _         | _         | ns     |
| Address data hold time  | T <sub>AW2</sub> | See Figure 5. | 50         | _         | _         | ns     |
| Address data fiold time | $T_{AR2}$        |               | 10         | _         | _         | ns     |
| Chin calcat actus time  | T <sub>CW1</sub> |               | 10         | _         | _         | ns     |
| Chip select setup time  | T <sub>CR1</sub> |               | 80         | _         | _         | ns     |
| Chin coloot hold time   | T <sub>CW2</sub> |               | 50         | _         | _         | ns     |
| Chip select hold time   | T <sub>CR2</sub> |               | 10         | _         | _         | ns     |
| Data setup time         | T <sub>DW1</sub> |               | 110        | _         | _         | ns     |
| Data hold time          | T <sub>DW2</sub> |               | 20         | _         | _         | ns     |
| Data output delay time  | t <sub>pd1</sub> |               | 20         | 60        | 150       | ns     |
| Data output hold time   | t <sub>pd2</sub> |               | 20         | 40        | 100       | ns     |



Figure 5 Processor interface timing

#### **FUNCTIONAL DESCRIPTION**

## **Description of Processor Interface**

#### • List of Registers

Table 1 List of processor interface registers

| A1 | A0 | R/W | D3       | D2       | D1        | D0     |
|----|----|-----|----------|----------|-----------|--------|
| 0  | 0  | W   | PBG3     | PBG2     | PBG1      | PBG0   |
| 0  | 1  | R/W | SW1 CONT | MODE2    | MODE1     | MODE0  |
| 1  | 0  | R/W | SW3 CONT | SW2 CONT | CPTG ON   | CPT800 |
| 1  | 1  | R/W | SW5 CONT | SW4 CONT | MOD-DT ON | ATT    |
| 0  | 0  | R   | PBR3     | PBR2     | PBR1      | PBR0   |

- \* Data written into the registers other than the register [(A1, A0)=(0,0)] can be read out.
- \* Immediately after switching ON the power, use the LSI only after clearing the control registers using the power down mode.

#### • PBG3 to 0/PBR3 to 0

The registers PBG3 to 0 are used for setting the DTMF transmit data.

The registers PBR3 to 0 are used for reading the DTMF receive data.

The output frequency does not change even if the code is changed during transmission.

Table 2 shows the data assignments.

Table 2 DTMF transmit/receive data assignments

| D3    | D2    | D1    | D0    |      | 1                             | Higher group frequency (Hz) |  |
|-------|-------|-------|-------|------|-------------------------------|-----------------------------|--|
| PBG3/ | PBG2/ | PBG1/ | PBG0/ | CODE | Lower group<br>frequency (Hz) |                             |  |
| PBR3  | PBR2  | PBR1  | PBR0  |      |                               |                             |  |
| 0     | 0     | 0     | 1     | 1    | 697                           | 1209                        |  |
| 0     | 0     | 1     | 0     | 2    | 697                           | 1336                        |  |
| 0     | 0     | 1     | 1     | 3    | 697                           | 1477                        |  |
| 0     | 1     | 0     | 0     | 4    | 770                           | 1209                        |  |
| 0     | 1     | 0     | 1     | 5    | 770                           | 1336                        |  |
| 0     | 1     | 1     | 0     | 6    | 770                           | 1477                        |  |
| 0     | 1     | 1     | 1     | 7    | 852                           | 1209                        |  |
| 1     | 0     | 0     | 0     | 8    | 852                           | 1336                        |  |
| 1     | 0     | 0     | 1     | 9    | 852                           | 1477                        |  |
| 1     | 0     | 1     | 0     | 0    | 941                           | 1336                        |  |
| 1     | 0     | 1     | 1     | *    | 941                           | 1209                        |  |
| 1     | 1     | 0     | 0     | #    | 941                           | 1477                        |  |
| 1     | 1     | 0     | 1     | А    | 697                           | 1633                        |  |
| 1     | 1     | 1     | 0     | В    | 770                           | 1633                        |  |
| 1     | 1     | 1     | 1     | С    | 852                           | 1633                        |  |
| 0     | 0     | 0     | 0     | D    | 941                           | 1633                        |  |

#### • MODE2 to MODE0

These registers are used for setting the mode. The contents of setting are shown in Table 3.

Table 3 List of mode settings

|       | MODE1 | MODE0 | Mode name    | Operation of different blocks |             |              |           |              |           |  |
|-------|-------|-------|--------------|-------------------------------|-------------|--------------|-----------|--------------|-----------|--|
| MODE2 |       |       |              | Modulator                     | Demodulator |              | DTMF      | CPT          | CPT       |  |
|       |       |       |              | section                       | section     | transmission | reception | transmission | reception |  |
| 0     | 0     | 0     | Modem        | 0                             | _           | _            | _         | 0            | _         |  |
|       |       |       | transmission |                               |             |              |           |              |           |  |
| 0     | 0     | 1     | Modem        | _                             | 0           | -            | -         | 0            | _         |  |
|       |       |       | reception    |                               |             |              |           |              |           |  |
| 0     | 1     | 0     | Tone 1       | _                             | _           | _            | 0         | 0            | -         |  |
|       |       |       | (Note 1)     |                               |             |              |           |              |           |  |
| 0     | 1     | 1     | Tone 2       | _                             | _           | 0            | 0         | 0            | 0         |  |
|       |       |       | (Note 1)     |                               |             |              |           |              |           |  |
| 1     | 0     | 0     | Tone 3       | _                             | _           | 0            | 0         | 0            | 0         |  |
|       |       |       | (Note 1)     |                               |             |              |           |              |           |  |
| 1     | 0     | 1     | Loop back    | 0                             | 0           | 0            | 0         | _            | _         |  |
|       |       |       | (Note 2)     |                               |             |              |           |              |           |  |
| 1     | 1     | 0     | Test         | LSI internal test             |             |              |           |              |           |  |
| 1     | 1     | 1     | Power down   | _                             | -           | _            | _         | -            | _         |  |
|       |       |       | (Note 3)     |                               |             |              |           |              |           |  |

<sup>\*[</sup>O]: Operating condition, [-]: Power down condition

#### Note 1: Tone 1, 2, 3 modes

The DTMF detection timing is different in the tone 1, 2, loop back modes from that in the tone 3 mode

In the tone 3 mode, the DTMF detection goes into the high speed detection mode. In this mode, since the detector can make incorrect detection due to voice signals or noise, avoid using the tone 3 mode if there is any margin available in the timing.

## Note 2: Loop back mode

The modem loop back mode is initiated when SW5CONT is High and MOD-DT\_ON is High. (The data input in XD is output from RD via the internal circuits.)

The DTMF loop back mode is initiated when SW5CONT is Low and MOD-DT\_ON is High. (The data set in PBG3 to PBG0 is latched at the rising edge of MOD-DT\_ON, and is output at PBR3 to PBR0 via the internal circuits.)

#### Note 3: Power down mode

The conditions when the LSI is put in the power down mode are listed below.

Each blocks: Stop operating and the internal circuits are reset.

Analog output pins: Go to the high-impedance state

DETB, RD, CLKO pins: High level SP, X2 pins: Low level

Processor interface registers: Low level (excepting SW1CONT, MODE2, 1, 0)

#### • SW1CONT

This is the switch for selecting the DTMF reception input.

0: The input amplifier 1 is connected to the DTMF reception circuit.

1: The input amplifier 2 is connected to the DTMF reception circuit.

#### • SW2CONT

This is the switch for selecting the modem reception and CPT detection inputs.

0: The input amplifier 2 is connected to the modern reception circuit and the CPT detection circuit.

1: The input amplifier 3 is connected to the modem reception circuit and the CPT detection circuit.

#### • SW3CONT

This is the switch for external circuits, and can be used for connecting the termination, etc.

0: The switch goes into the OFF state.

1: The switch goes into the ON state. (The SWI pin and the SGO pin are connected together.)

#### • SW4CONT

This is the switch for selecting the signal (TO) of the output amplifier 1.

0: The CPT transmit output is connected to the output amplifier 1.

1: The output signal of SW2 is connected to the output amplifier 1.

#### • SW5CONT

This is the switch for selecting the signal (LO-, LO+) of the output amplifier 2.

0: The DTMF transmit output is connected to the output amplifier 2.

1: The modem transmit output is connected to the output amplifier 2.

Set this to "1" during the modem transmit mode and set this to "0" during the DTMF transmit mode.

#### • CPTG\_ON

This register is used for the ON/OFF control of call progress tone transmission.

0: CPT transmission becomes OFF and the signal is not output.

1: CPT transmission becomes ON and the signal is output.

#### • CPT800

This selects the frequency of call progress tone transmission.

0: A 400 Hz signal is output.

1: An 800 Hz signal is output.

#### • MOD-DT\_ON

This is used for the ON/OFF control of modem transmission or DTMF transmission.

The transmission function is made ON/OFF of the block corresponding to the selected mode.

0: Modem transmission or DTMF transmission become OFF and the signal is not output.

1: Modem transmission or DTMF transmission become ON and the signal is output.

In the DTMF transmission mode or in the DTMF loop back mode, PBG3 to 0 are latched at the rising edge of MOD-DT ON.

Set this to "0" during the modem reception mode and the tone 1 mode.

#### • ATT

This controls the attenuator of the DTMF transmission section.

0: No attenuator is inserted. The DTMF transmit signal is output as it is.

1: A –6 dB attenuator is inserted in the DTMF transmission section.

## APPLICATION CIRCUIT EXAMPLE



## PACKAGE DIMENSIONS



#### **NOTICE**

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2000 Oki Electric Industry Co., Ltd.