# VIDEO POWER OPERATIONAL AMPLIFIDES出货 # PA09 • PA09A HTTP://WWW.APEXMICROTECH.COM (800) 546-APEX (800) 546-2739 ### **FEATURES** - POWER MOS TECHNOLOGY 2A peak rating - HIGH GAIN BANDWIDTH PRODUCT 150MHz - VERY FAST SLEW RATE 400V/μs - PROTECTED OUTPUT STAGE Thermal shutoff - EXCELLENT LINEARITY Class A/B output - WIDE SUPPLY RANGE ±12V to ±40V - LOW BIAS CURRENT, LOW NOISE FET input #### APPLICATIONS - VIDEO DISTRIBUTION AND AND AMPLIFICATION - HIGH SPEED DEFLECTION CIRCUITS - POWER TRANSDUCERS TO 5MHz - COAXIAL LINE DRIVERS - POWER LED OR LASER DIODE EXCITATION #### DESCRIPTION The PA09 is a high voltage, high output current operational amplifier optimized to drive a variety of loads from DC through the video frequency range. Excellent input accuracy is achieved with a dual monolithic FET input transistor which is cascoded by two high voltage transistors to provide outstanding common mode characteristics. All internal current and voltage levels are referenced to a zener diode biased on by a current source. As a result, the PA09 exhibits superior DC and AC stability over a wide supply and temperature range. High speed and freedom from second breakdown is assured by a complementary Power MOS output stage. For optimum linearity, especially at low levels, the Power MOS transistors are biased in the class A/B mode. Thermal shutoff provides full protection against overheating and limits the heatsink requirements to dissipate the internal power losses under normal operating conditions. A built-in current limit protects the amplifier against overloading. Transient inductive load kickback protection is provided by two internal clamping diodes. External phase compensation allows the user maximum flexibility in obtaining the optimum slew rate and gain bandwidth product at all gain settings. For continuous operation under load, a heatsink of proper rating is recommended This hybrid integrated circuit utilizes thick film (cermet) resistors. ceramic capacitors and silicon semiconductor chips to maximize reliability, minimize size and give top performance. Ultrasonically bonded aluminum wires provide reliable interconnections at all operating temperatures. The 8-pin TO-3 package is hermetically sealed and electrically isolated. The use of com-pressible thermal washers and/or improper mounting torque will void the product warranty. Please see "General Operating Comsiderations". ### **DEFLECTION AMPLIFIER** (Figure 1) The deflection amplifier circuit of Figure 1 achieves arbitrary beam positioning for a fast heads-up display. Maximum transition times are 4µs while delivering 2A pk currents to the 13mH coil. The key to this circuit is the sense resistor (R<sub>s</sub>) which converts yoke current to voltage for op amp feedback. This negative feedback forces the coil current to stay exactly proportional to the control voltage. The network consisting of R<sub>D</sub>, R<sub>E</sub> and C<sub>E</sub> serves to shift from a current feedback via R<sub>S</sub> to a direct voltage feedback at high frequencies. This removes the extra phase shift caused by the inductor thus preventing oscillation. See Application Note 5 for details of this and other precision magnetic deflection circuits. #### **EQUIVALENT SCHEMATIC** # **EXTERNAL CONNECTIONS** $R_S = (|+V_S| + |-V_S|) R_T/1.6$ NOTE: Input offset voltage trim optional. $R_T = 10K \Omega MAX$ # PA09 • PA09A #### **ABSOLUTE MAXIMUM RATINGS** | SPECIFICATIONS | | | PA09 | | | PA09A | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------|------------------------|-----|------------------------|------------------------|-------------------------------------------------------| | PARAMETER | TEST CONDITIONS <sup>2</sup> | MIN TYP | | MAX | MIN | TYP | MAX | UNITS | | INPUT | | | | | | | | | | OFFSET VOLTAGE, initial OFFSET VOLTAGE, vs. temperature OFFSET VOLTAGE, vs. supply OFFSET VOLTAGE, vs. power BIAS CURRENT, initial BIAS CURRENT, vs. supply OFFSET CURRENT, initial INPUT IMPEDANCE, DC INPUT CAPACITANCE COMMON MODE VOLTAGE RANGE <sup>3</sup> COMMON MODE REJECTION, DC | $T_{c} = 25^{\circ}C$ $T_{c} = 25 \text{ to } +85^{\circ}C$ $T_{c} = 25 \text{ to } +85^{\circ}C$ $T_{c} = 25^{\circ}C$ -25 \text{ to } +85^{\circ}C$ $T_{c} = -25 \text{ to } +85^{\circ}C$ | ± V <sub>s</sub> –10 | .5<br>10<br>10<br>20<br>5<br>.01<br>2.5<br>10"<br>6<br>± V <sub>s</sub> -8 | ± 3<br>30<br>100<br>50 | • | ± .25<br>5<br>3<br>1.5 | ± .5<br>10<br>20<br>10 | mV µV/°C µV/V µV/W pA pA pA pA pA pA pB dB | | GAIN | T <sub>C</sub> = -25 to +85 O, V <sub>CM</sub> - 1 20 V | | 104 | | | | | | | OPEN LOOP GAIN at 10Hz OPEN LOOP GAIN at 10Hz GAIN BANDWIDTH PRODUCT at 1MHz POWER BANDWIDTH, gain of 100 comp POWER BANDWIDTH, unity gain comp | $\begin{split} & T_{c} = 25^{\circ}\text{C}, \ \textbf{R}_{L} = 1k\Omega \\ & T_{c} = 25^{\circ}\text{C}, \ \textbf{R}_{L} = 15\Omega \\ & T_{c} = 25^{\circ}\text{C}, \ \textbf{R}_{L} = 15\Omega, \ \textbf{C}_{c} = 5pF \\ & T_{c} = 25^{\circ}\text{C}, \ \textbf{R}_{L} = 15\Omega, \ \textbf{C}_{c} = 5pF \\ & T_{c} = 25^{\circ}\text{C}, \ \textbf{R}_{L} = 15\Omega, \ \textbf{C}_{c} = 100pF \end{split}$ | 80 | 90<br>88<br>150<br>1.2<br>.75 | | * | * | | dB<br>dB<br>MHz<br>MHz<br>MHz | | OUTPUT | | | | | | | | | | VOLTAGE SWING <sup>3</sup> CURRENT, PEAK SETTLING TIME to .1% SETTLING TIME to .01% SLEW RATE, gain of 100 comp SLEW RATE, unity gain comp | $T_c = -25 \text{ to } +85^{\circ}\text{C}, \ I_o = 2A$ $T_c = 25^{\circ}\text{C}$ $T_c = 25^{\circ}\text{C}, \ 2\text{V step}$ $T_c = 25^{\circ}\text{C}, \ 2\text{V step}$ $T_c = 25^{\circ}\text{C}, \ C_c = 5\text{pF}$ $T_c = 25^{\circ}\text{C}, \ C_c = 100\text{pF}$ | ± V <sub>s</sub> –8 | ± V <sub>s</sub> -7<br>4.5<br>.3<br>1.2<br>400<br>75 | | • | | | V<br>A<br>µs<br>µs<br>V/µs<br>V/µs | | POWER SUPPLY | | | | | | | | | | VOLTAGE<br>CURRENT, quiescent | T <sub>c</sub> = -25 to +85°C<br>T <sub>c</sub> = 25°C | ± 12 | ± 35<br>70 | ± 40<br>85 | • | : | : | V<br>mA | | THERMAL | | | | | | | | | | RESISTANCE, AC junction to case <sup>4</sup> RESISTANCE, DC junction to case RESISTANCE, junction to air TEMPERATURE RANGE, case | $T_{\rm C} = -25 \text{ to } +85^{\circ}\text{C}, F > 60\text{Hz}$ $T_{\rm C} = -25 \text{ to } +85^{\circ}\text{C}, F < 60\text{Hz}$ $T_{\rm C} = -25 \text{ to } +85^{\circ}\text{C}$ Meets full range specifications | | 1.2<br>1.6<br>30<br>25 | 1.3<br>1.8<br>+ 85 | • | | * | .CVM<br>.CVM<br>.CVM | NOTES: \* The specification of PA09A is identical to the specification for PA09 in applicable column to the left. Long term operation at the maximum junction temperature will result in reduced product life. Derate power dissipation to achieve high MTTF. The power supply voltage for all tests is ±35V unless otherwise specified as a test condition. +V<sub>s</sub> and -V<sub>s</sub> denote the positive and negative supply rail respectively. Total V<sub>s</sub> is measured from +V<sub>s</sub> to -V<sub>s</sub>. 4. Rating applies if the output current alternates between both output transistors at a rate faster than 60Hz. CAUTION The internal substrate contains beryllia (BeO). Do not break the seal. If accidentally broken, do not crush, machine, or subject to temperatures in excess of 850°C to avoid generating toxic fumes. # PA09 • PA09A # PA09 • PA09A #### **GENERAL** Please read the "General Operating Considerations" section, which covers stability, supplies, heatsinking, mounting, current limit, SOA interpretation, and specification interpretation. Additional information can be found in the application notes. For information on the package outline, heatsinks, and mounting hardware, consult the "Accessory and Package Mechanical Data" section of the handbook. #### SUPPLY VOLTAGE The specified voltage $(\pm V_s)$ applies for a dual $(\pm)$ supply having equal voltages. A nonsymmetrical (ie. +70/-10V) or a single supply (ie. 80V) may be used as long as the total voltage between the $+V_s$ and $-V_s$ rails does not exceed the sum of the voltages of the specified dual supply. ### SAFE OPERATING AREA (SOA) The MOSFET output stage of this power operational amplifier has two distinct limitations: - The current handling capability of the MOSFET geometry and the wire bonds. - The junction temperature of the output MOSFETs. #### SAFE OPERATING AREA CURVES The SOA curves combine the effect of these limits and allow for internal thermal delays. For a given application, the direction and magnitude of the output current should be calculated or measured and checked against the SOA curves. This is simple for resistive loads but more complex for reactive and EMF generating loads. The following guidelines may save extensive analytical efforts: Capacitive and inductive loads up to the following maximums are safe: | ± <b>V</b><br>40∜ | CAPACITIVE LOAD | INDUCTIVE LOAD | |-------------------|-----------------|----------------| | 30V | 500μF | 24mH | | 20V | 250ÓμF | 75mH | | 15V | 00 | 100mH | - Short circuits to ground are safe with dual supplies up to +20V. - The output stage is protected against transient flyback. However, for protection against sustained, high energy flyback, external fast-recovery diodes should be used. #### BYPASSING OF SUPPLIES Each supply rail must be bypassed to common with a tantalum capacitor of at least $47\mu F$ in parallel with a $.47\mu F$ ceramic capacitor directly connected from the power supply pins to the ground plane. ### **OUTPUT LEADS** Keep the output leads as short as possible. In the video frequency range, even a few inches of wire have significant inductance, raising the interconnection impedance and limiting the output current slew rate. Furthermore, the skin effect increases the resistance of heavy wires at high frequencies. Multistrand Litz Wire is recommended to carry large video currents with low losses. #### GROUNDING Single point grounding of the input resistors and the input signal to a common ground plane will prevent undesired current feedback, which can cause large errors and/or instabilities #### THERMAL SHUTDOWN PROTECTION The thermal protection circuit shuts off the amplifier when the substrate temperature exceeds approximately 150°C. This allows heatsink selection to be based on normal operating conditions while protecting the amplifier against excessive junction temperature during temporary fault conditions. Thermal protection is a fairly slow-acting circuit and therefore does not protect the amplifier against transient SOA violations (areas outside of the $T_{\rm c}=25^{\circ}{\rm C}$ boundary). It is designed to protect against short-term fault conditions that result in high power dissipation within the amplifier, If the conditions that cause thermal shutdown are not removed, the amplifier will oscillate in and out of shutdown. This will result in high peak power stresses, destroy signal integrity, and reduce the reliability of the device. #### **STABILITY** Due to its large bandwidth the PA09 is more likely to oscillate than lower bandwidth Power Operational Amplifiers. To prevent oscillations a reasonable phase margin must be maintained by: - Selection of the proper phase compensation capacitor and resistor. Use the values given in the table under external connections on the first page of this data sheet and interpolate if necessary. The phase margin can be increased by using a larger capacitor and a smaller resistor than the slew rate optimized values listed in the table. - 2. Keeping the external sumpoint stray capacitance to ground at a minimum and the sumpoint load resistance (input and feedback resistors in parallel) below 500\Omega. Larger sumpoint load resistances can be used with increased phase compensation and/or bypassing of the feedback resistor. - 3. Connect the case to a local AC ground potential. #### **CURRENT LIMIT** Internal current limiting is provided in the PA09. Note the current limit curve given under typical performance graphs is based on junction temperature. If the amplifier is operated at cold junction temperatures, current limit could be as high as 8 amps. This is above the maximum allowed current on the SOA curve of 5 amps. Systems using this part must be designed to keep the maximum output current to less than 5 amps under all conditions. The internal current limit only provides this protection for junction temperatures of 80°C and above. # **TABLE 4 GROUP A INSPECTION** # **PA09M** HTTP://WWW.APEXMICROTECH.COM (800) 546-APEX (800) 546-2739 | SG | PARAMETER | SYMBOL | TEMP. | POWER | TEST CONDITIONS | MIN | MAX | UNITS | |----|---------------------------------------|-----------------|-------|--------|------------------------------------------------------|------|-----|------------| | 1 | Quiescent Current | l <sub>o</sub> | 25°C | ±35V | $V_{IN} = 0, A_{V} = 100$ | | 85 | mA | | 1 | Input Offset Voltage | Vos | 25°C | ±35V | $V_{IN} = 0, A_{V} = 100$ | | 3 | mV | | 1 | Input Offset Voltage | V <sub>os</sub> | 25°C | ±12V | $V_{IN} = 0, A_{V} = 100$ | | 5.3 | mV | | 1 | Input Offset Voltage | Vos | 25°C | ±40V | $V_{IN} = 0, A_{V} = 100$ | | 3.5 | mV | | 1 | Input Bias Current, +IN | +I <sub>B</sub> | 25°C | ±35V | $V_{\rm IN} = 0$ | | 100 | pA | | 1 | Inout Bias Current, -IN | -l <sub>B</sub> | 25°C | ±35V | $V_{1N} = 0$ | | 100 | pA<br>pA | | 1 | Input Offset Current | los | 25°C | ±35V | $V_{iN} = 0$ | | 50 | pΑ | | 3 | Quiescent Current | l <sub>o</sub> | -55°C | ±35V | $V_{IN} = 0, A_{V} = 100$ | | 165 | m <b>A</b> | | 3 | Input Offset Voltage | V <sub>os</sub> | -55°C | ±35V | $V_{IN} = 0, A_{V} = 100$ | | 5.4 | mV | | 3 | Input Offset Voltage | Vos | -55°C | ±12V | $V_{IN} = 0, A_{V} = 100$ | | 7.7 | mV | | 3 | Input Offset Voltage | Vos | -55°C | ±40V | $V_{IN} = 0, A_{V} = 100$ | | 5.9 | mV | | 3 | Input Bias Current, +IN | +l <sub>e</sub> | -55°C | ±35V | $V_{IN} = 0$ | | 100 | pA | | 3 | Input BiasCurrent, -IN | I <sub>B</sub> | –55°C | ±35V | $V_{IN} = 0$ | | 100 | pΑ | | 3 | Input Offset Current | los | –55°C | ±35V | $V_{IN} = 0$ | | 50 | pΑ | | 2 | Quiescent Current | lο | 125°C | ±35V | $V_{IN} = 0, A_{V} = 100$ | | 140 | mA | | 2 | Input Offset Voltage | Vos | 125°C | ±35V | $V_{IN} = 0, A_{V} = 100$ | | 6 | mV | | 2 | Input Offset Voltage | Vos | 125°C | ±12V | $V_{IN} = 0, A_V = 100$ | | 8.3 | mV | | 2 | Input Offset Voltage | Vos | 125°C | ±40V | $V_{IN} = 0, A_{V} = 100$ | | 6.5 | mV | | 2 | Input Bias Current, +IN | +l <sub>B</sub> | 125°C | ±35V | $V_{iN} = 0$ | | 10 | nΑ | | 2 | Input Bias Current, -IN | -l <sub>B</sub> | 125°C | ±35V | $V_{IN} = 0$ | i | 10 | nA | | 2 | Input Offset Current | los | 125°C | ±35V | $V_{IN} = 0$ | | 10 | nA | | 4 | Output Voltage, Io = 3A | $V_{\rm o}$ | 25°C | ±21.3V | $R_{\scriptscriptstyle L}=3.75\Omega$ | 11.3 | | ٧ | | 4 | Output Voltage, I <sub>○</sub> = 66mA | $V_{o}$ | 25°C | ±40V | $R_L = 500\Omega$ | 33 | | ٧ | | 4 | Output Voltage, I <sub>O</sub> = 2A | $V_{\circ}$ | 25°C | ± 38V | $R_L = 15\Omega$ | 30 | | ٧ | | 4 | Current Limits | I <sub>CL</sub> | 25°C | ±32.2V | $R_L = 3.75\Omega$ | 3.4 | 6 | Α | | 4 | Stability/Noise | E <sub>N</sub> | 25°C | ±35V | $R_L = 500\Omega$ , $A_V = 1$ , $C_L = 1.5$ nF | | 1 | mV | | 4 | Slew Rate | SR | 25°C | ±35V | $R_L = 500\Omega$ | 25 | 500 | V/μs | | 4 | Open Loop Gain | $A_{OL}$ | 25°C | ±35V | $R_L = 500\Omega$ , $F = 10Hz$ | 80 | | dB | | 4 | Common Mode Rejection | CMR | 25°C | ±34.5V | $R_L = 500\Omega, F = DC, V_{CM} = \pm 22.5V$ | 64 | | dB | | 6 | Output Voltage, I <sub>o</sub> = 3A | Vo | -55°C | ±21.3V | $R_L = 3.75\Omega$ | 11.3 | | V | | 6 | Output Voltage, I <sub>o</sub> = 66mA | Vo | –55°C | ±40V | $R_L = 500\Omega$ | 33 | | ٧ | | 6 | Output Voltage, I <sub>o</sub> = 2A | $V_{o}$ | –55°C | ±38V | $R_L = 15\Omega$ | 30 | | ٧ | | 6 | Stability/Noise | E <sub>N</sub> | –55°C | ±35V | $R_L = 500\Omega$ , $A_V = 1$ , $C_L = 1.5$ nF | | 1 | mV | | 6 | Slew Rate | SR | –55°C | ±35V | $R_L = 500\Omega$ | 25 | 500 | V/μs | | 6 | Open Loop Gain | A <sub>OL</sub> | –55°C | ±35V | $R_L = 500\Omega$ , $F = 10Hz$ | 80 | | dB | | 6 | Common Mode Rejection | CMR | –55°C | ±34.5V | $R_L = 500\Omega$ , $F = DC$ , $V_{CM} = \pm 22.5V$ | 64 | | dB | | 5 | Output Voltage, I <sub>o</sub> = 66mA | V <sub>o</sub> | 125°C | ±40V | $R_L = 500\Omega$ | 33 | | V | | 5 | Output Voltage, I <sub>O</sub> = 1A | V <sub>o</sub> | 125°C | ±23.5V | $R_L = 15\Omega$ | 15 | | V | | 5 | Stability/Noise | E <sub>N</sub> | 125°C | ±35V | $R_{L} = 500\Omega$ , $A_{V} = 1$ , $C_{L} = 1.5$ nF | | 1 | mV | | 5 | Slew Rate | SR | 125°C | ±35V | $R_L = 500\Omega$ , | 20 | 500 | V/µs | | 5 | Open Loop Gain | Aoc | 125°C | ±35V | $R_L = 500\Omega$ , $F = 10Hz$ | 80 | | dΒ | | 5 | Common Mode Rejection | CMR I | 125°C | ±34.5V | $R_L = 500\Omega$ , $F = DC$ , $V_{CM} = \pm 22.5V$ | 64 | - 1 | dB | # **BURN IN CIRCUIT** - These components are used to stabilize device due to poor high frequency characteristics of burn in board. - Input signals are calculated to result in internal power dissipation of approximately 2.1W at case temperature = 125°C.