

## WW.OZSC.COM 捷多邦,专业PCB打样工厂,24小时加急

**OKI** Semiconductor

出货 This version: Aug. 1998 Previous version: Nov. 1996 WWW.DZSC

# **MSM7583**

π/4 Shift QPSK MODEM

#### GENERAL DESCRIPTION

The MSM7583 is a CMOS IC for the  $\pi/4$  shift QPSK modem developed for the digital cordless telephone systems.

DZSC.COM

The device, which contains one system of modulator and two systems of demodulater, is optimized for applications for cell stations in a cordless telephone system.

#### FEATURES

• Single +5 V Power Supply: 4.5 V to 5.5 V

(Modulator Block)

- Built in Root Nyquist Filter for Baseband Limitting (50% Roll-off)
- Ramp Bit for Burst Signal Rise-up (Fall-down) : 2 Symbols
- Built-in D/A converters for Analog Outputs of Quadrature Signal I/Q Components and  $\sqrt{I^2 + Q^2}$  (Analog) Power Envelope Output.
- Differential I/Q Analog Output Type
- I/Q Output, DC Offset/Amplitude Adjustable

(Demodulator Block)

- Built-in Diversity-corresponding Demodulation Circuit: 2 Systems
- Full Digital  $\pi/4$  Shift QPSK Demodulation System
- Input IF Signal Frequency Selectable: 1.2/10.7/10.75/10.8 MHz
- Built-in Clock Recovery: 4 Circuits
- Transmit/Receive Independent Power-down Control capability
- Built-in Precise Analog Voltage Reference
- MCU Serial Interface for Mode Setting and Built-in Test Circuit
- Test Modes: Eye Pattern/AFC Compensating Signal/Phase Detection Signal Monitoring WWW,DZSC Capability
- Transmission Speed: 384 kbps
- Low Power Consumption

Operating Mode: 16 mA Typ./Modulator ( $V_{DD} = 5.0$  V)

28 mA Typ./Demodulator ( $V_{DD} = 5.0 \text{ V}$ )

Whole Power-down Mode:  $0.03 \text{ mA Typ.} (V_{DD} = 5.0 \text{ V})$ 

 Package: 64-pin plastic QFP (QFP64-P-1414-0.80-BK)(Product name : MSM7583GS-BK)



#### **BLOCK DIAGRAM**



#### **PIN CONFIGURATION (TOP VIEW)**



NC: No connect pin

#### PIN AND FUNCTIONAL DESCRIPTIONS

#### TXD

Transmit data input for 384 kbps.

#### TXCI

Transmit clock input.

When the control register CR0 - B6 is "0", a 384 kHz clock pulse synchronous with TXD should be input to this pin. This clock pulse should be continuous because this device uses APLL to generate internal clock pulses.

When CR0 - B6 is "1", a 3.84 MHz clock pulse should be input to this pin. When the 3.84 MHz clock pulse is applied to TXCI, TXCO outputs a 384 kHz clock pulse, which is generated by dividing the TXCI input by 10. The transmit data, synchronous 384 kHz clock pulse, should be input to the TXD. In this case the device does not use APLL, and the 3.84 MHz clock pulse need not be continuous. (Refer to Fig. 1.)

#### тхсо

Transmit clock output.

When CR0 - B6 is "0", TXCO outputs the 384 kHz clock pulse (APLL output) for monitoring purposes. When CR0 - B6 is "1", this pin outputs a 384 kHz clock pulse generated by dividing the TXCI input by 10. (Refer to Fig. 1.)

#### TXW

Transmit data window signal input.

The transmit timing signal for the burst data is input to the device through this pin. If TXW pin is "1", modulation data is output. (Refer to Fig. 1.)

#### I+, I–

Quadrature modulation signal I component differential analog outputs.

The level of the outputs is 500 mVpp with 1.6 Vdc as center value. The output pin load conditions are:  $R \ge 10 \text{ k}\Omega$ ,  $C \le 20 \text{ pF}$ . The gain of these pins can be adjusted using the control registers CR1 - B7 to B4, and the offset voltage at the I– pin can be adjusted using CR3 - B7 to B3.

#### Q+, Q-

Quadrature modulation signal Q component differential analog outputs.

The level of the outputs is 500 mVpp with 1.6 Vdc as center value. The output pin load conditions are:  $R \ge 10 \text{ k}\Omega$ ,  $C \le 20 \text{ pF}$ . The gain of these pins can be adjusted using the control registers CR1 - B3 to B0, and the offset voltage at the Q– pin can be adjusted using CR4 - B7 to B3.

#### ENV

Quadrature modulation signal envelope ( $\sqrt{I^2 + Q^2}$ ) output.

Its output level is 500 mVpp with 1.6 Vdc as a center value. The output pin load conditions are:  $R\geq 10~k\Omega$ ,  $C\leq 20~pF.~$  The gain of this output can be adjusted using the control registers CR2 - B7 to B4.

This pin is also used to monitor eye pattern, AFC compensating signal, and phase detection of the demodulator block during the test mode. Refer to the description of the control register for details.

#### BSTO

Modulation burst window signal output.

The burst position for the I/Q baseband modulation output is output. (Refer to Fig. 1.)

(1) CR0 - B6 ="0".



Figure 1 Transmitter Timing Diagram

#### SG

Internal reference voltage output.

The output voltage is about 2.0 V. A bypass capacitor should be connected between this pin and the AGND pin. The external SG voltage, if necessary should be used via buffer.

#### RESET

Control register reset.

When this pin is set to "0", the register is reset to the initial value. The reset signal input width is 200 ns or more.

#### PDN0, PDN1, PDN2

Inputs for power-down control.

PDN0 controls the standby/communication modes, PDN1 controls the modulator, and PDN2 controls the demodulator. Refer to Table 1 for details.

|               | PDN0 | PDN1 | PDN2 | Function                                                                                                                                                   | Mode   |  |  |  |  |
|---------------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--|
|               | 0    | —    | 0    | All power-down.                                                                                                                                            | Mode A |  |  |  |  |
| Standby Mode  | 0    | _    | 1    | 1 Modulator power is off (VREF and PLL power is also off).<br>Demodulator power is on.                                                                     |        |  |  |  |  |
|               | 1    | 0    | 0    | Modulator power is off (VREF and PLL power is on).<br>I and Q outputs are in a high-impedance state.<br>Only demodulator clock recovery block power is on. | Mode C |  |  |  |  |
| Communication | 1    | 1    | 0    | Modulator power is on.<br>Only demodulator clock recovery block power is on.                                                                               | Mode D |  |  |  |  |
| Mode          | 1    | 0    | 1    | Modulator power is off (VREF and PLL power is on).<br>I and Q outputs are in a high-impedance state.<br>Demodulator power is on.                           | Mode E |  |  |  |  |
|               | 1    | 1    | 1    | Modulator power is on.<br>Demodulator power is on.                                                                                                         | Mode F |  |  |  |  |

#### **Table 1 Power Down Control**

#### $V_{DD}$

+5 V power supply voltage.

#### AGND

Analog signal ground.

#### DGND

Digital signal ground.

AGND and DGND are not connected in the device. This pin should be tied to the AGND pin on the PCB as close as possible from the device.

AGND and DGND should be connected as close as prossible on the PC board.

#### MCK

Master clock input. The clock frequency is 19.2 MHz.

#### IFIN1, IFIN2

Modulated signal inputs for the demodulator block. Select the IF frequency from 1.2 MHz, 10.7 MHz, 10.75 MHz, and 10.8 MHz based on CR0 - B4 and B3. IFIN1 is for Channel 1, and IFIN2 for Channel 2.

#### IFCK

Clock signal input for demodulator block IF frequency (10.7 MHz or 10.75 MHz). If the IF frequency is 10.7 MHz, 19.0222 MHz should be supplied. When it is 10.75 MHz, 19.1111 MHz should be supplied. When the IF frequency is 1.2 MHz or 10.8 MHz, set this pin to "0" or "1". (Refer to Fig. 2.)

#### X1, X2

Crystal oscillator connection pins.

When supplying a 19.0222 MHz or 19.1111 MHz clock to IFCK, use these pins. (Refer to Fig. 2.)

When IFIN = 10.7 MHz or 10.75 MHz



19.0222 MHz or 19.1111 MHz

When IFIN = 1.2 MHz or 10.8 MHz



Figure 2 How to Use IFCK, X1, and X2

#### RXD1, RXC1, RXSC1

Channel 1 receive data, receive clock, and receive symbol clock output pins. During power-on, these output pins are at the output level of the clock recovery circuit selected by a combination of SLS11 and SLS21 (described later). (Refer to Fig. 3.)

#### RXD2, RXC2, RXSC2

Channel 2 receive data, receive clock, and receive symbol clock output pins. During power-on, these output pins are at the output level of the clock recovery circuit selected by a combination of SLS12 and SLS22 (described later). (Refer to Fig. 3.)

#### SLS11, SLS21, SLS12, SLS22

Receiver slot select signal pins of Channel 1 (SLS11, SLS21) and Channel 2 (SLS12, SLS22). The MSM7583 has four sets of clock recovery circuits and four AFC information storage registers. One of the sets is selected according to a combination of the signals at these pins. (Refer to Fig. 3.)

Channel 1 (SLS21, SLS11) = (0, 0): Slot 1, (0, 1): Slot 2 (1, 0): Slot 3, (1, 1): Slot 4

Channel 2 (SLS22, SLS12) = (0, 0): Slot 1, (0, 1): Slot 2 (1, 0): Slot 3, (1, 1): Slot 4





#### RXD0, RXC0, RXSC0

Receive data, receive clock, and receive symbol clock outputs. These pins are at the output level selected by RXSEL (described below).

#### RXSEL

Receive data, receive clock, and receive symbol clock select signal. If this pin is set to "0", the output levels of Channel 1 RXD1, RXC1, and RXSC1 are selected to be output to RXD0, RXC0, and RXSC0. If this pin is set to "1", the output levels of Channel 2 RXD2, RXC2, and RXSC2 are selected to be output to RXD0, RXC0, and RXSC0. Note that a hazard may sometime occur in RXDO, RXCO, and RXSCO because RXSEL selects asynchronously.

#### RPR1, RPR2

High-speed phase clock control signal input pin for the clock recovery circuit. When each of the pins is "1", the clock recovery circuit starts in the high-speed phase clock mode. When the phase difference is less than a defined value, the circuit shifts to the low-speed phase clock mode automatically. When each of the pins is "0", the circuit is always in the low-speed phase clock mode. RPR1 is for Channel 1, and RPR2 for Channel 2.

#### AFC1, AFC2

AFC operation range specification signal inputs.

As shown in Fig. 4, the AFC information is reset when both AFC and RPR are set to "1". AFC operation starts at a certain period after the AFC information is reset. When RPR is set to "1", an average number of times that AFC sets to on is low. When RPR is "0", it is high. When AFC is "0", frequency error is not calculated, but the frequency is corrected using an error that is held. AFC1 is for Channel 1, and AFC2 for Channel 2.

#### RCW1, RCW2

Clock recovery circuit operation ON/OFF control signal inputs.

When this pin is "0", DPLL does not make any phase corrections. RCW1 is for Channel 1, and RCW2 for Channel 2.





#### DEN, EXCK, DIN, DOUT

Serial control ports for the microprocessor interface.

The MSM7583 contains a 6-byte control register. An external CPU uses these pins to read data from and write data to the control register. DEN is the "Enable" signal input pin. EXCK is a data shift clock pulse input pin. DIN is an address and data input pin. DOUT is a data output pin. Figure 5 shows an input/output timing diagram.



Figure 5 MCU Interface Input/Output Timing Diagram

The register map is shown below

| Register | Ac | ldre | SS         |                |                |                | Da             | nta            |               |              |              | DAM |
|----------|----|------|------------|----------------|----------------|----------------|----------------|----------------|---------------|--------------|--------------|-----|
| negister | A2 | A1   | <b>A</b> 0 | B7             | B6             | B5             | B4             | B3             | B2            | B1           | B0           | R/W |
| CR0      | 0  | 0    | 0          | ENVPD          | TXCSEL         | MODOFF         | IFSEL1         | IFSEL0         | ENVSEL        | TEST1        | TEST0        | R/W |
| CR1      | 0  | 0    | 1          | lch<br>GAIN3   | Ich<br>GAIN2   | lch<br>GAIN1   | Ich<br>GAINO   | Qch<br>GAIN3   | Qch<br>GAIN2  | Qch<br>GAIN1 | Qch<br>GAINO | R/W |
| CR2      | 0  | 1    | 0          | ENV<br>GAIN3   | ENV<br>GAIN2   | ENV<br>GAIN1   | ENV<br>GAINO   | _              |               | _            | _            | R/W |
| CR3      | 0  | 1    | 1          | lch<br>Offset4 | Ich<br>Offset3 | lch<br>Offset2 | lch<br>Offset1 | lch<br>Offset0 |               |              |              | R/W |
| CR4      | 1  | 0    | 0          | Qch<br>Offset4 | Qch<br>Offset3 | Qch<br>Offset2 | Qch<br>Offset1 | Qch<br>Offset0 |               | _            | _            | R/W |
| CR5      | 1  | 0    | 1          | ICT7           | ICT6           | ICT5           | ICT4           | LOCAL<br>INV1  | LOCAL<br>INV0 | ICT1         | ICT0         | R/W |

#### Table 2 Control Register Map

R/W: Read/Write enable

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter             | Symbol           | Condition | Rating                        | Unit |
|-----------------------|------------------|-----------|-------------------------------|------|
| Power Supply Voltage  | V <sub>DD</sub>  | —         | 0 to 7                        | V    |
| Digital Input Voltage | V <sub>DIN</sub> | —         | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Storage Temperature   | T <sub>STG</sub> | —         | -55 to +150                   | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

 $(V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}, \text{ Ta} = -25^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                 | Symbol             | Condition                    | Min.    | Тур.    | Max.            | Unit |
|---------------------------|--------------------|------------------------------|---------|---------|-----------------|------|
| Power Supply Voltage      | V <sub>DD</sub>    | Voltage must be fixed        | 4.5     |         | 5.5             | V    |
| Operating Temperature     | Та                 | —                            | -25     | +25     | +70             | °C   |
| Input High Voltage        | VIH                | All digital input pins       | 2.2     | _       | V <sub>DD</sub> | V    |
| Input Low Voltage         | VIL                | All digital input pins       | 0       | _       | 0.6             | V    |
| Master Clock Frequency    | f <sub>MCK</sub>   | МСК                          |         | 19.2    |                 | MHz  |
| Modulator Input Fraguanov | f <sub>TXC1</sub>  | TXCI (when CR0 - B6 = "0")   | —       | 384     | —               | kHz  |
| Modulator Input Frequency | f <sub>TXC2</sub>  | TXCI (when CR0 - B6 = "1")   |         | 3.84    | _               | MHz  |
| Demodulator Input         | f <sub>IFCK1</sub> | IFCK (when IFIN = 10.7 MHz)  | –50 ppm | 19.0222 | +50 ppm         | MHz  |
| Frequency                 | f <sub>IFCK2</sub> | IFCK (when IFIN = 10.75 MHz) | –50 ppm | 19.1111 | +50 ppm         | MHz  |
| Clock Duty Cycle          | D <sub>CCK</sub>   | MCK, IFCK, TXCI              | 40      | 50      | 60              | %    |
| IF Input Duty Cycle       | D <sub>CIF</sub>   | IFCK                         | 45      | 50      | 55              | %    |

### **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

 $(V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}, \text{ Ta} = -25^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter             | Symbol           | Condition                                         | Min. | Тур. | Max.            | Unit |
|-----------------------|------------------|---------------------------------------------------|------|------|-----------------|------|
|                       | I <sub>DD1</sub> | Mode A (when $V_{DD} = 5.0 \text{ V}$ )           |      | 0.03 | 0.06            | mA   |
|                       | I <sub>DD2</sub> | Mode B (when $V_{DD} = 5.0 V$ )                   |      | 25.0 | 50.0            | mA   |
|                       | I <sub>DD3</sub> | Mode C (when $V_{DD} = 5.0 \text{ V}$ )           | _    | 8.5  | 17.0            | mA   |
| Power Supply Current  | I <sub>DD4</sub> | Mode D (when $V_{DD} = 5.0 V$ )                   |      | 16.0 | 32.0            | mA   |
|                       | I <sub>DD5</sub> | $I_{DD5}$ Mode E (when $V_{DD} = 5.0 \text{ V}$ ) |      | 28.0 | 56.0            | mA   |
|                       | I <sub>DD6</sub> | Mode F (when V <sub>DD</sub> = 5.0 V)             | —    | 35.0 | 70.0            | mA   |
| Output High Voltage   | V <sub>OH</sub>  | I <sub>OH</sub> = 0.4 mA                          | 2.8  | —    | V <sub>DD</sub> | V    |
| Output Low Voltage    | V <sub>OL</sub>  | I <sub>OL</sub> = -1.6 mA                         | 0.0  |      | 0.4             | V    |
| Input Lookago Current | I <sub>IH</sub>  | _                                                 | _    | _    | 10              | μΑ   |
| Input Leakage Current | Ι <sub>ΙL</sub>  | _                                                 |      | _    | 10              | μΑ   |

#### **OKI** Semiconductor

#### **MSM7583**

#### $(V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}, \text{ Ta} = -25^{\circ}\text{C to } +70^{\circ}\text{C})$ Parameter Condtion Min. Unit Svmbol Typ. Max. **Output Resistance Load** R<sub>LIQ</sub> | I+, I–, Q+, Q–, ENV 10 \_\_\_\_ kΩ \_\_\_\_ **Output Capacitance Load** C<sub>LIQ</sub> | I+, I–, Q+, Q–, ENV \_\_\_\_ 20 pF $V_{DC1}$ | I+, I-, Q+, Q- (TXW = 0) 1.55 1.6 1.65 V I + (CR0 - B5 = 1)V V<sub>DC2</sub> 1.77 when not modulated Q + (CR0 - B5 = 1)Output DC Voltage Level V<sub>DC3</sub> 1.67 V when not modulated V<sub>DC4</sub> ENV (TXW = 0)1.35 V V V<sub>DC5</sub> ENV (TXW = 1, CR0 - B2 = 0, TXD = 0)1.72 $V_{DC6}$ ENV (TXW = 1, CR0 - B2 = 1, TXD = 0)1.63 V I+, I-, Q+, Q-Output AC Voltage Level VAC 340 360 380 $mV_{PP}$ (TXW = 0 continuous input) Difference among Offset Voltage Difference -20 mV +20 VOFF I+, I-, Q+, and Q-Output DC Voltage Adjustment Level Range DCVL ±45 mV Output AC Voltage Adjustment Level Range ACVL \_\_\_\_ ±4 % P600 600 kHz detuning (\*) 60 \_\_\_\_ \_\_\_\_ dB Out-of-band Spectrum P900 900 kHz detuning (\*) dB 65 \_\_\_\_ \_\_\_\_ EVM % rms Modulation Accuracy 1.0 3.0 \_\_\_\_ Demodulator IF Input Level IFV IFIN input level 0.5 \_\_\_\_ $V_{PP}$ V<sub>DD</sub> RIF \_\_\_\_ 20 kΩ \_\_\_\_ IFIN Input Impedance CIF 5 рF VSG V SG Output Voltage 2.0 SG Output Impedance RSG 2 kΩ \_\_\_\_ SG $\leftrightarrow$ AGND 0.1 $\mu$ F SG warm-up Time (Rise Time to 90% of max. 400 Tsg μS level.) Modulator D/A MHz F<sub>SDA</sub> 1.92 **Conversion Sampling Frequency** Modulator D/A 380 kHz FCDA **Conversion Offset Frequency**

Analog Interface Characteristics

\* Power attenuation at 600 kHz or 900 kHz ±96 kHz as referred to two times of the power in frequency band of 0 to 96 kHz

#### **OKI** Semiconductor

#### **MSM7583**

#### **Digital Interface Characteristics**

#### $(V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}, \text{ Ta} = -25^{\circ}\text{C to } +70^{\circ}\text{C})$

|                                                  |                                                          | Condtion       |        |      | <b></b> |      |      |
|--------------------------------------------------|----------------------------------------------------------|----------------|--------|------|---------|------|------|
| Parameter                                        | Symbol                                                   |                | Other  | Min. | Тур.    | Max. | Unit |
|                                                  | t <sub>SX</sub><br>t <sub>XS</sub>                       |                |        | 200  | _       | _    | ns   |
|                                                  | t <sub>DS</sub>                                          |                |        | 200  |         |      | ns   |
| Transmitter Digital<br>Input/Output Setting Time | t <sub>DH</sub><br>t <sub>XD1</sub>                      | C load = 50 pF | Fig. 6 | 0    |         | 200  | ns   |
|                                                  | t <sub>XD2</sub><br>t <sub>XD3</sub><br>t <sub>XD4</sub> |                |        | 0    |         | 200  | ns   |
|                                                  | t <sub>RD1</sub>                                         |                |        | 0    |         | 200  | ns   |
| Dessiver Disitel Insut/Outsut                    | t <sub>RD2</sub>                                         | C load = 50 pF | Fig. 7 | 0    |         | 200  | ns   |
| Receiver Digital Input/Output<br>Setting Time    | t <sub>RS1</sub> to<br>t <sub>RS4</sub>                  |                |        | 10   | _       | _    | μs   |
|                                                  | t <sub>RW</sub>                                          |                |        | 10   | _       |      | μs   |
|                                                  | t <sub>M1</sub>                                          |                |        | 50   |         |      | ns   |
|                                                  | t <sub>M2</sub>                                          |                |        | 50   |         | _    | ns   |
|                                                  | t <sub>M3</sub>                                          |                |        | 50   |         | —    | ns   |
|                                                  | t <sub>M4</sub>                                          |                |        | 50   | —       | —    | ns   |
| Serial Port Digital                              | t <sub>M5</sub>                                          |                |        | 100  | —       | —    | ns   |
| Input/Output Setting Time                        | t <sub>M6</sub>                                          | C load = 50 pF | Fig. 8 | 50   |         | _    | ns   |
|                                                  | t <sub>M7</sub>                                          |                |        | 50   | _       | —    | ns   |
|                                                  | t <sub>M8</sub>                                          |                |        | 0    | —       | 100  | ns   |
|                                                  | t <sub>M9</sub>                                          |                |        | 50   |         | —    | ns   |
|                                                  | t <sub>M10</sub>                                         |                |        | 50   |         | —    | ns   |
|                                                  | t <sub>M11</sub>                                         |                |        | 0    | _       | 50   | ns   |
| EXCK Clock Frequency                             | f <sub>EXCK</sub>                                        | —              | EXCK   | _    | —       | 10   | MHz  |

#### TIMING DIAGRAM

#### **Transmit Data Input Timing**



Figure 7 Receiver (Demodulator) Digital Input/Output Timing



Figure 8 Serial Control Port Interface

#### FUNCTIONAL DESCRIPTION

#### **Control Registers**

(1) CR0 (basic operation mode setting)

|                   | B7    | B6     | B5     | B4     | B3     | B2     | B1    | B0    |
|-------------------|-------|--------|--------|--------|--------|--------|-------|-------|
| CR0               | ENVPD | TXCSEL | MODOFF | IFSEL1 | IFSEL2 | ENVSEL | TEST1 | TEST0 |
| Initial value (*) | 0     | 0      | 0      | 0      | 0      | 0      | 0     | 0     |

\* The initial value is set when a reset signal is supplied at RESET.

- B7: Transmit envelope output power down control 0/Envelope output ON 1/Envelope output OFF
- B6: Transmit timing clock selection
  - 0/TXCI input: 384 kHz.
  - TXCO output: 384 kHz output from APLL

Transmit data TXD is input in synchronization with the rising edge of TXCI (APLL is on.)

1/TXCI input: 3.84 MHz.

TXCO output: 384 kHz (one-tenth of the TXCI frequency)

Transmit data TXD is input in synchronization with the rising edge of TXCO (APLL is off.)

B5: Modulation on/off control 1/modulation OFF (with phase fixed) 0/modulation ON.

B4, B3: Receiver input IF frequency selection

| (0, 0), (0, 1): | 1.2 MHz            |
|-----------------|--------------------|
| (1,0) :         | 10.8 MHz           |
| (1,1) :         | 10.7 MHz/10.75 MHz |

B2: Transmit envelope (I<sup>2</sup> + Q<sup>2</sup> or  $\sqrt{I^2 + Q^2}$ ) output selection

| When B1, B0 is (0, 0)              | $: 0/\sqrt{I^2 + Q^2}$ output        |
|------------------------------------|--------------------------------------|
|                                    | $1/I^2 + Q^2$ output                 |
| When B1, B0 is other than $(0, 0)$ | : 0/Channel 1 receive monitor output |
|                                    | 1/Channel 2 receive monitor output   |

- B1, B0: Test mode selection bits. Each monitor output is output to the transmit ENV pin.
  - (0, 0): transmit envelope (I<sup>2</sup> + Q<sup>2</sup> or  $\sqrt{I^2 + Q^2}$ ) output
  - (0, 1): receiver phase detection signal output
  - (1, 0): receiver delay detection signal output

(1, 1): receiver internal AFC information output

(2) CR1 (I, Q gain adjustment)

|               | B7           | B6           | B5           | B4           | B3           | B2           | B1           | B0           |
|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| CR1           | Ich<br>GAIN3 | Ich<br>GAIN2 | Ich<br>GAIN1 | Ich<br>GAINO | Qch<br>GAIN3 | Qch<br>GAIN2 | Qch<br>GAIN1 | Qch<br>GAIN0 |
| Initial value | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |

B7 to B4: I+/I- output gain setting, in 3 mV steps (Refer to Table 3.)

B3 to B0: Q+/Q- output gain setting, in 3 mV steps (Refer to Table 3.)

(3) CR2 (ENV gain adjustment)

|               | B7           | B6           | B5           | B4           | B3 | B2 | B1 | B0 |
|---------------|--------------|--------------|--------------|--------------|----|----|----|----|
| CR2           | ENV<br>GAIN3 | ENV<br>GAIN2 | ENV<br>GAIN1 | ENV<br>GAIN0 | _  | _  | _  | _  |
| Initial value | 0            | 0            | 0            | 0            | 0  | 0  | 0  | 0  |

B7 to B4: ENV output gain setting, in 9 mV steps (Refer to Table 3.)

B3 to B0: Not used

| CR1 |    |    |    | I and Q Amplitude                |    | 0.50 |    |    | ENV Amplitude                    |
|-----|----|----|----|----------------------------------|----|------|----|----|----------------------------------|
| B7  | B6 | B5 | B4 | (value relative to the reference |    | CF   | 72 |    | (value relative to the reference |
| B3  | B2 | B1 | B0 | (1.000) at (0, 0, 0, 0))         | B7 | B6   | B5 | B4 | (1.000) at (0, 0, 0, 0))         |
| 0   | 1  | 1  | 1  | 1.042                            | 0  | 1    | 1  | 1  | 1.126                            |
| 0   | 1  | 1  | 0  | 1.036                            | 0  | 1    | 1  | 0  | 1.108                            |
| 0   | 1  | 0  | 1  | 1.030                            | 0  | 1    | 0  | 1  | 1.090                            |
| 0   | 1  | 0  | 0  | 1.024                            | 0  | 1    | 0  | 0  | 1.072                            |
| 0   | 0  | 1  | 1  | 1.018                            | 0  | 0    | 1  | 1  | 1.054                            |
| 0   | 0  | 1  | 0  | 1.012                            | 0  | 0    | 1  | 0  | 1.036                            |
| _ 0 | 0  | 0  | 1  | 1.006                            | 0  | 0    | 0  | 1  | 1.018                            |
| 0   | 0  | 0  | 0  | 1.000                            | 0  | 0    | 0  | 0  | 1.000                            |
| 1   | 1  | 1  | 1  | 0.994                            | 1  | 1    | 1  | 1  | 0.982                            |
| _1  | 1  | 1  | 0  | 0.988                            | 1  | 1    | 1  | 0  | 0.964                            |
| _1  | 1  | 0  | 1  | 0.982                            | 1  | 1    | 0  | 1  | 0.946                            |
| _1  | 1  | 0  | 0  | 0.976                            | 1  | 1    | 0  | 0  | 0.928                            |
| _1  | 0  | 1  | 1  | 0.970                            | 1  | 0    | 1  | 1  | 0.910                            |
| 1   | 0  | 1  | 0  | 0.964                            | 1  | 0    | 1  | 0  | 0.892                            |
| 1   | 0  | 0  | 1  | 0.958                            | 1  | 0    | 0  | 1  | 0.874                            |
| 1   | 0  | 0  | 0  | 0.952                            | 1  | 0    | 0  | 0  | 0.856                            |

#### **OKI** Semiconductor

|               | B7             | B6             | B5             | B4             | B3             | B2 | B1 | B0 |
|---------------|----------------|----------------|----------------|----------------|----------------|----|----|----|
| CR3           | Ich<br>Offset4 | Ich<br>Offset3 | Ich<br>Offset2 | Ich<br>Offset1 | Ich<br>Offset0 | _  | _  | _  |
| Initial value | 0              | 0              | 0              | 0              | 0              | 0  | 0  | 0  |

(4) CR3 (I- output offset voltage adjustment)

B7 to B3: I- output pin offset voltage adjustment (Refer to Table 4.)

B2 to B0: Not used

(5) CR4 (Q- output offset voltage adjustment)

|               | B7             | B6             | B5             | B4             | B3             | B2 | B1 | B0 |
|---------------|----------------|----------------|----------------|----------------|----------------|----|----|----|
| CR4           | Qch<br>Offset4 | Qch<br>Offset3 | Qch<br>Offset2 | Qch<br>Offset1 | Qch<br>Offset0 | _  | _  | _  |
| Initial value | 0              | 0              | 0              | 0              | 0              | 0  | 0  | 0  |

B7 to B3: Q- output pin offset voltage adjustment (Refer to Table 4.)

B2 to B0: Not used

|    | С  | R3, CF | <b>{</b> 4 |    | I and Q offset |           | С | R3, CF | <b>\</b> 4 |    | I and Q offset |
|----|----|--------|------------|----|----------------|-----------|---|--------|------------|----|----------------|
| B7 | B6 | B5     | B4         | B3 | (mV)           | (mV) B7 B |   | B5     | B4         | B3 | (mV)           |
| 0  | 1  | 1      | 1          | 1  | +45            | 1         | 1 | 1      | 1          | 1  | -3             |
| 0  | 1  | 1      | 1          | 0  | +42            | 1         | 1 | 1      | 1          | 0  | -6             |
| 0  | 1  | 1      | 0          | 1  | +39            | 1         | 1 | 1      | 0          | 1  | -9             |
| 0  | 1  | 1      | 0          | 0  | +36            | 1         | 1 | 1      | 0          | 0  | -12            |
| 0  | 1  | 0      | 1          | 1  | +33            | 1         | 1 | 0      | 1          | 1  | -15            |
| 0  | 1  | 0      | 1          | 0  | +30            | 1         | 1 | 0      | 1          | 0  | -18            |
| 0  | 1  | 0      | 0          | 1  | +27            | 1         | 1 | 0      | 0          | 1  | -21            |
| 0  | 1  | 0      | 0          | 0  | +24            | 1         | 1 | 0      | 0          | 0  | -24            |
| 0  | 0  | 1      | 1          | 1  | +21            | 1         | 0 | 1      | 1          | 1  | -27            |
| 0  | 0  | 1      | 1          | 0  | +18            | 1         | 0 | 1      | 1          | 0  | -30            |
| 0  | 0  | 1      | 0          | 1  | +15            | 1         | 0 | 1      | 0          | 1  | -33            |
| 0  | 0  | 1      | 0          | 0  | +12            | 1         | 0 | 1      | 0          | 0  | -36            |
| 0  | 0  | 0      | 1          | 1  | +9             | 1         | 0 | 0      | 1          | 1  | -39            |
| 0  | 0  | 0      | 1          | 0  | +6             | 1         | 0 | 0      | 1          | 0  | -42            |
| 0  | 0  | 0      | 0          | 1  | +3             | 1         | 0 | 0      | 0          | 1  | -45            |
| 0  | 0  | 0      | 0          | 0  | 0              | 1         | 0 | 0      | 0          | 0  | -48            |

#### **OKI** Semiconductor

(6) CR5 (IC test)

|               | B7   | B6   | B5   | B4   | B3            | B2            | B1   | B0   |
|---------------|------|------|------|------|---------------|---------------|------|------|
| CR5           | ICT7 | ICT6 | ICT5 | ICT4 | LOCAL<br>INV1 | LOCAL<br>INV0 | ICT1 | ICT0 |
| Initial value | 0    | 0    | 0    | 0    | 0             | 0             | 0    | 0    |

B7 to B4: ICT7 to ICT4. Device test control bits.

B3, B2 : Local inverting mode setting bits. (Used when the phase of the demodulator IF input to this device is inverted.)
(1, 1) = local inverting mode
(0, 0) = normal mode

- B1, B0 : ICT1, ICT0. Device test control bits.
- Note: CR5 B7 to B4, B1, and B0 are used to test the device. They should be set to "0" during normal operation.

#### **State Transition Time**



Figure 9 Power-Down State Transition Time

#### **APPLICATION CIRCUIT**



Figure 10 Example of Circuit Configuration



#### **Demodulator Control Timing Diagram (Example)**

\* AFC and RCW may be controlled at the same timing.

#### PACKAGE DIMENSIONS

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).