# 2.5 V to $5.5 \mathrm{~V}, 115 \mu \mathrm{~A}$ ，Parallel Interface Single Voltage－Output 8－110－／12－Bit DACs <br> <br> AD5330／AD5331／AD5340／AD5341＊ 

 <br> <br> AD5330／AD5331／AD5340／AD5341＊}

FEATURES
AD5330：Single 8－Bit DAC in 20－Lead TSSOP
AD5331：Single 10－Bit DAC in 20－Lead TSSOP
AD5340：Single 12－Bit DAC in 24－Lead TSSOP
AD5341：Single 12－Bit DAC in 20－Lead TSSOP
Low Power Operation： $115 \mu \mathrm{~A}$＠ $3 \mathrm{~V}, 140 \mu \mathrm{~A}$＠ 5 V
Power－Down to 80 nA＠ 3 V， 200 nA＠ 5 V via $\overline{\text { PD Pin }}$ 2．5 V to 5．5 V Power Supply
Double－Buffered Input Logic
Guaranteed Monotonic by Design Over All Codes
Buffered／Unbuffered Reference Input Options
Output Range： $0-\mathrm{V}_{\text {REF }}$ or $\mathbf{0 - 2} \mathrm{V}_{\text {REF }}$
Power－On Reset to Zero Volts
Simultaneous Update of DAC Outputs via $\overline{\text { LDAC }}$ Pin
Asynchronous CLR Facility
Low Power Parallel Data Interface
On－Chip Rail－to－Rail Output Buffer Amplifiers
Temperature Range： $\mathbf{- 4 0}{ }^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
APPLICATIONS
Portable Battery－Powered Instruments
Digital Gain and Offset Adjustment
Programmable Voltage and Current Sources
Programmable Attenuators
Industrial Process Control

## GENERAL DESCRIPTION

The AD5330／AD5331／AD5340／AD5341 are single 8－，10－，and 12－bit DACs．They operate from a 2.5 V to 5.5 V supply con－ suming just $115 \mu \mathrm{~A}$ at 3 V ，and feature a power－down mode that further reduces the current to 80 nA ．These devices incorporate an on－chip output buffer that can drive the output to both supply rails，while the $\mathrm{AD} 5330, \mathrm{AD} 5340$ ，and AD 5341 allow a choice of buffered or unbuffered reference input．
The AD5330／AD5331／AD5340／AD5341 have a parallel interface． $\overline{\mathrm{CS}}$ selects the device and data is loaded into the input registers on the rising edge of $\overline{\mathrm{WR}}$ ．
The GAIN pin allows the output range to be set at 0 V to $\mathrm{V}_{\text {REF }}$ or 0 V to $2 \times \mathrm{V}_{\text {REF }}$ ．
Input data to the DACs is double－buffered，allowing simultaneous update of multiple DACs in a system using the $\overline{\mathrm{LDAC}}$ pin．
An asynchronous $\overline{\mathrm{CLR}}$ input is also provided，which resets the contents of the Input Register and the DAC Register to all zeros． These devices also incorporate a power－on reset circuit that ensures that the DAC output powers on to 0 V and remains there until valid data is written to the device．
The AD5330／AD5331／AD5340／AD5341 are available in Thin Shrink Small Outline Packages（TSSOP）．
（Other Diagrams Inside）


[^0]
## AD5330/AD5331/AD5340/AD5341-SPECIFICATIONS

$\left(V_{D D}=2.5 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2 \mathrm{~V} . \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to $\mathrm{GND} ; \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ to GND ; all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ unless otherwise noted.)

|  |  | Versio |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter ${ }^{1}$ | Min | Typ | Max | Unit | Conditions/Comments |
| DC PERFORMANCE ${ }^{3,4}$ |  |  |  |  |  |
| AD5330 |  |  |  |  |  |
| Resolution |  | 8 |  | Bits |  |
| Relative Accuracy |  | $\pm 0.15$ | $\pm 1$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.02$ | $\pm 0.25$ | LSB | Guaranteed Monotonic By Design Over All Codes |
| AD5331 |  |  |  |  |  |
| Resolution |  | 10 |  | Bits |  |
| Relative Accuracy |  | $\pm 0.5$ | $\pm 4$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.05$ | $\pm 0.5$ | LSB | Guaranteed Monotonic By Design Over All Codes |
| AD5340/AD5341 |  |  |  |  |  |
| Resolution |  | 12 |  | Bits |  |
| Relative Accuracy |  | $\pm 2$ | $\pm 16$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.2$ | $\pm 1$ | LSB | Guaranteed Monotonic By Design Over All Codes |
| Offset Error |  | $\pm 0.4$ | $\pm 3$ | \% of FSR |  |
| Gain Error |  | $\pm 0.15$ | $\pm 1$ | \% of FSR |  |
| Lower Deadband ${ }^{5}$ |  | 10 | 60 | mV | Lower Deadband Exists Only if Offset Error Is Negative |
| Upper Deadband |  | 10 | 60 | $\mathrm{mV}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$. Upper Deadband Exists Only if $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}$ |
| Offset Error Drift ${ }^{6}$ |  | -12 |  | ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ |  |
| Gain Error Drift ${ }^{6}$ |  | -5 |  | ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ |  |
| DC Power Supply Rejection Ratio ${ }^{6}$ |  | -60 |  | dB | $\Delta \mathrm{V}_{\mathrm{DD}}= \pm 10 \%$ |
| DAC REFERENCE INPUT ${ }^{6}$ |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{REF}}$ Input Range | $1$ |  | $\mathrm{V}_{\text {DD }}$ |  |  |
|  | $0.25$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V | Unbuffered Reference |
| $\mathrm{V}_{\text {REF }}$ Input Impedance | $>10$ |  |  | $\mathrm{M} \Omega$ | Buffered Reference (AD5330, AD5340, and AD5341) |
|  | 180 |  |  | k $\Omega$ | Unbuffered Reference. Gain $=1$, Input Impedance $=\mathrm{R}_{\text {DAC }}$ |
|  | 90 |  |  | $\mathrm{k} \Omega$ | Unbuffered Reference. Gain $=2$, Input Impedance $=\mathrm{R}_{\text {DAC }}$ |
| Reference Feedthrough | -90 |  |  | dB | Frequency $=10 \mathrm{kHz}$ |
| OUTPUT CHARACTERISTICS ${ }^{6}$ |  |  |  |  |  |
| Minimum Output Voltage ${ }^{4,7}$ | 0.001 |  |  | V min | Rail-to-Rail Operation |
| Maximum Output Voltage ${ }^{4,7}$ | $\mathrm{V}_{\mathrm{DD}}-0.001$ |  |  | V max |  |
| DC Output Impedance | 0.5 |  |  | $\Omega$ |  |
| Power-Up Time | 25 |  |  | mA | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  | 15 |  |  | mA | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |
|  | 2.5 |  |  | $\mu \mathrm{s}$ | Coming Out of Power-Down Mode. $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  | 5 |  |  | $\mu \mathrm{s}$ | Coming Out of Power-Down Mode. $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |
| LOGIC INPUTS ${ }^{6}$ |  |  |  |  |  |
| Input Current | $\pm 1$ |  |  | $\mu \mathrm{A}$ |  |
| $\mathrm{V}_{\mathrm{IL}}$, Input Low Voltage |  |  | 0.8 | V | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ |
|  |  |  | 0.6 | V | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$ |
|  |  |  | 0.5 | V | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{IH}}$, Input High Voltage | 2.4 |  |  | V | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ |
|  | 2.1 |  |  | V | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$ |
|  | 2.0 |  |  | V | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ |
| Pin Capacitance | 3 |  |  | pF |  |
| POWER REQUIREMENTS |  |  |  |  |  |
| $V_{D D}$ | 2.5 | 5.5 |  | V | DACs active and excluding load currents. Unbuffered Reference. $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$. <br> $\mathrm{I}_{\mathrm{DD}}$ increases by $50 \mu \mathrm{~A}$ at $\mathrm{V}_{\text {REF }}>\mathrm{V}_{\mathrm{DD}}-100 \mathrm{mV}$. <br> In Buffered Mode extra current is $\left(5+V_{\mathrm{REF}} / \mathrm{R}_{\mathrm{DAC}}\right) \mu \mathrm{A}$, where $\mathrm{R}_{\mathrm{DAC}}$ is the resistance of the resistor string. |
| $\mathrm{I}_{\mathrm{DD}}$ (Normal Mode) |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V |  | 140 | 250 | $\mu \mathrm{A}$ |  |
| $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V |  | 115 | 200 | $\mu \mathrm{A}$ |  |
| $\mathrm{I}_{\mathrm{DD}}$ (Power-Down Mode) ${ }^{\text {a }}$ |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V |  | 0.2 | 1 | $\mu \mathrm{A}$ |  |
| $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V |  | 0.08 | 1 | $\mu \mathrm{A}$ |  |

## NOTES

${ }^{1}$ See Terminology section.
${ }^{2}$ Temperature range: B Version: $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$; typical specifications are at $25^{\circ} \mathrm{C}$.
${ }^{3}$ Linearity is tested using a reduced code range: AD5330 (Code 8 to 255); AD5331 (Code 28 to 1023); AD5340/AD5341 (Code 115 to 4095).
${ }^{4}$ DC specifications tested with output unloaded.
${ }^{5}$ This corresponds to x codes. $\mathrm{x}=$ Deadband voltage/LSB size.
${ }^{6}$ Guaranteed by design and characterization, not production tested.
${ }^{7}$ In order for the amplifier output to reach its minimum voltage, Offset Error must be negative. In order for the amplifier output to reach its maximum voltage, $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}$ and "Offset plus Gain" Error must be positive.
Specifications subject to change without notice.

## AD5330/AD5331/AD5340/AD5341

 unless otherwise noted.)

| Parameter ${ }^{2}$ | $B$ Version ${ }^{3}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  |  |
| Output Voltage Settling Time |  |  |  |  | $\mathrm{V}_{\text {REF }}=2 \mathrm{~V}$. See Figure 20 |
| AD5330 |  | 6 | 8 | $\mu \mathrm{s}$ | $1 / 4$ Scale to 3/4 Scale Change ( 40 H to C0 H) |
| AD5331 |  | 7 | 9 | $\mu \mathrm{s}$ | $1 / 4$ Scale to $3 / 4$ Scale Change ( 100 H to 300 H ) |
| AD5340 |  | 8 | 10 | $\mu \mathrm{s}$ | $1 / 4$ Scale to $3 / 4$ Scale Change ( 400 H to C00 H) |
| AD5341 |  | 8 | 10 | $\mu \mathrm{s}$ | $1 / 4$ Scale to $3 / 4$ Scale Change ( 400 H to C00 H) |
| Slew Rate |  | 0.7 |  | V/ $/ \mathrm{s}$ |  |
| Major Code Transition Glitch Energy |  | 6 |  | nV -s | 1 LSB Change Around Major Carry |
| Digital Feedthrough |  | 0.5 |  | nV -s |  |
| Multiplying Bandwidth |  | 200 |  | kHz | $\mathrm{V}_{\text {REF }}=2 \mathrm{~V} \pm 0.1 \mathrm{~V}$ p-p. Unbuffered Mode |
| Total Harmonic Distortion |  | -70 |  | dB | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V} \pm 0.1 \mathrm{~V}$ p-p. Frequency $=10 \mathrm{kHz}$ |

NOTES
${ }^{1}$ Guaranteed by design and characterization, not production tested.
${ }^{2}$ See Terminology section.
${ }^{3}$ Temperature range: B Version: $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$; typical specifications are at $25^{\circ} \mathrm{C}$.
Specifications subject to change without notice.

## TIMING CHARACTERISTICS ${ }^{1,2,3}{ }_{\left(V_{D D}=2.5\right.} \mathrm{V}$ to 5.5 V , All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAx }}$ unless otherwise noted.)

| Parameter | Limit at $\mathrm{T}_{\text {MIN }}, \mathrm{T}_{\text {MAX }}$ | Unit | Condition/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Setup Time |
| $\mathrm{t}_{2}$ | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Hold Time |
| $\mathrm{t}_{3}$ | 20 | ns min | WR Pulsewidth |
| $\mathrm{t}_{4}$ | 5 | ns min | Data, GAIN, BUF, HBEN Setup Time |
| $\mathrm{t}_{5}$ | 4.5 | ns min | Data, GAIN, BUF, HBEN Hold Time |
| $\mathrm{t}_{6}$ | 5 | ns min | Synchronous Mode. $\overline{\text { WR Falling to } \overline{\text { LDAC }} \text { Falling. }}$ |
| $\mathrm{t}_{7}$ | 5 | ns min | Synchronous Mode. $\overline{\text { LDAC }}$ Falling to $\overline{\mathrm{WR}}$ Rising. |
| $\mathrm{t}_{8}$ | 4.5 | ns min | Synchronous Mode. $\overline{\mathrm{WR}}$ Rising to $\overline{\mathrm{LDAC}}$ Rising. |
| $\mathrm{t}_{9}$ | 5 | ns min | Asynchronous Mode. $\overline{\text { LDAC }}$ Rising to $\overline{\mathrm{WR}}$ Rising. |
| $\mathrm{t}_{10}$ | 4.5 | ns min |  |
| $\mathrm{t}_{11}$ | 20 | ns min | LDAC Pulsewidth |
| $\mathrm{t}_{12}$ | 20 | ns min | CLR Pulsewidth |
| $\mathrm{t}_{13}$ | 50 | $n \mathrm{nmin}$ | Time Between WR Cycles |

## NOTES

${ }^{1}$ Guaranteed by design and characterization, not production tested.
${ }^{2}$ All input signals are specified with $\operatorname{tr}=\mathrm{tf}=5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$.
${ }^{3}$ See Figure 1.


Figure 1. Parallel Interface Timing Diagram

## AD5330/AD5331/AD5340/AD5341

ABSOLUTE MAXIMUM RATINGS*

| ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted) |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ to GND | -0.3 V to +7 V |
| Digital Input Voltage to GND . . . . . . -0. | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to GND . . . . - 0.3 | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Reference Input Voltage to GND . . . . -0.3 | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| V OUT $^{\text {to GND . . . . . . . . . . . . . . . . . }}$-0.3 | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range |  |
| Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| TSSOP Package |  |
| Power Dissipation . . . . . . . . . . . . . ( $\mathrm{T}_{\mathrm{J}}$ | $\left(\mathrm{T}_{\mathrm{J}} \mathrm{max}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}} \mathrm{mW}$ |
| $\theta_{\mathrm{JA}}$ Thermal Impedance (20-Lead TSSOP | SSOP) . . . . $143^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JA}}$ Thermal Impedance ( 24 -Lead TSSOP | SSOP) . . . . $128^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JA}}$ Thermal Impedance (20-Lead TSSOP | SSOP) . . . . . $45^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JC }}$ Thermal Impedance (24-Lead TSSOP) | SSOP) . . . . . $42^{\circ} \mathrm{C} / \mathrm{W}$ |

Reflow Soldering<br>Peak Temperature . . . . . . . . . . . . . . . . . . . . . $220+5 /-0^{\circ} \mathrm{C}$<br>Time at Peak Temperature . . . . . . . . . . . . 10 sec to 40 sec

*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD5330BRU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-20 |
| AD5331BRU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-20 |
| AD5340BRU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-24 |
| AD5341BRU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | TSSOP (Thin Shrink Small Outline Package) | RU-20 |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5330/AD5331/AD5340/AD5341 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

AD5330 FUNCTIONAL BLOCK DIAGRAM


AD5330 PIN CONFIGURATION


## AD5330 PIN FUNCTION DESCRIPTIONS

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | BUF | Buffer Control Pin. This pin controls whether the reference input to the DAC is buffered or unbuffered. |
| 2 | NC | No Connect. |
| 3 | $\mathrm{V}_{\text {REF }}$ | Reference Input. |
| 4 | V ${ }_{\text {OUT }}$ | Output of DAC. Buffered output with rail-to-rail operation. |
| 5 | GND | Ground reference point for all circuitry on the part. |
| 6 | $\overline{\mathrm{CS}}$ | Active Low Chip Select Input. This is used in conjunction with $\overline{\mathrm{WR}}$ to write data to the parallel interface. |
| 7 | $\overline{\mathrm{WR}}$ | Active Low Write Input. This is used in conjunction with $\overline{\mathrm{CS}}$ to write data to the parallel interface. |
| 8 | GAIN | Gain Control Pin. This controls whether the output range from the DAC is $0-\mathrm{V}_{\text {REF }}$ or $0-2 \mathrm{~V}_{\text {REF }}$. |
| 9 | $\overline{\text { CLR }}$ | Asynchronous active low control input that clears all input registers and DAC registers to zero. |
| 10 | $\overline{\text { LDAC }}$ | Active low control input that updates the DAC registers with the contents of the input registers. |
| 11 | $\overline{\mathrm{PD}}$ | Power-Down Pin. This active low control pin puts the DAC into power-down mode. |
| 12 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Input. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a $10 \mu \mathrm{~F}$ capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 13-20 | $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | Eight Parallel Data Inputs. $\mathrm{DB}_{7}$ is the MSB of these eight bits. |

## AD5330/AD5331/AD5340/AD5341

AD5331 FUNCTIONAL BLOCK DIAGRAM


## AD5331 PIN CONFIGURATION



## AD5331 PIN FUNCTION DESCRIPTIONS

| Pin <br> No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | $\mathrm{DB}_{8}$ | Parallel Data Input. |
| 2 | $\mathrm{DB}_{9}$ | Most Significant Bit of Parallel Data Input. |
| 3 | $\mathrm{V}_{\text {REF }}$ | Unbuffered Reference Input. |
| 4 | $\mathrm{V}_{\text {OUT }}$ | Output of DAC. Buffered output with rail-to-rail operation. |
| 5 | GND | Ground reference point for all circuitry on the part. |
| 6 | $\overline{\mathrm{CS}}$ | Active Low Chip Select Input. This is used in conjunction with $\overline{\mathrm{WR}}$ to write data to the parallel interface. |
| 7 | $\overline{\mathrm{WR}}$ | Active Low Write Input. This is used in conjunction with $\overline{\mathrm{CS}}$ to write data to the parallel interface. |
| 8 | GAIN | Gain Control Pin. This controls whether the output range from the DAC is $0-\mathrm{V}_{\text {REF }}$ or $0-2 \mathrm{~V}_{\text {REF }}$. |
| 9 | $\overline{\mathrm{CLR}}$ | Active low control input that clears all input registers and DAC registers to zero. |
| 10 | $\overline{\text { LDAC }}$ | Active low control input that updates the DAC registers with the contents of the input registers. |
| 11 | $\overline{\mathrm{PD}}$ | Power-Down Pin. This active low control pin puts the DAC into power-down mode. |
| 12 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Input. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a $10 \mu \mathrm{~F}$ capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 13-20 | $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | Eight Parallel Data Inputs. |

## AD5340 FUNCTIONAL BLOCK DIAGRAM



AD5340 PIN CONFIGURATION


## AD5340 PIN FUNCTION DESCRIPTIONS

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | $\mathrm{DB}_{10}$ | Parallel Data Input. |
| 2 | $\mathrm{DB}_{11}$ | Most Significant Bit of Parallel Data Input. |
| 3 | BUF | Buffer Control Pin. This pin controls whether the reference input to the DAC is buffered or unbuffered. |
| 4 | $\mathrm{V}_{\text {ReF }}$ | Reference Input. |
| 5 | $\mathrm{V}_{\text {Out }}$ | Output of DAC. Buffered output with rail-to-rail operation. |
| 6 | NC | No Connect. |
| 7 | GND | Ground reference point for all circuitry on the part. |
| 8 | $\overline{\mathrm{CS}}$ | Active Low Chip Select Input. This is used in conjunction with $\overline{\mathrm{WR}}$ to write data to the parallel interface. |
| 9 | $\overline{\mathrm{WR}}$ | Active Low Write Input. This is used in conjunction with $\overline{\mathrm{CS}}$ to write data to the parallel interface. |
| 10 | GAIN | Gain Control Pin. This controls whether the output range from the DAC is $0-\mathrm{V}_{\text {REF }}$ or $0-2 \mathrm{~V}_{\text {REF }}$. |
| 11 | $\overline{\text { CLR }}$ | Asynchronous active low control input that clears all input registers and DAC registers to zero. |
| 12 | $\overline{\text { LDAC }}$ | Active low control input that updates the DAC registers with the contents of the input registers. |
| 13 | $\overline{\mathrm{PD}}$ | Power-Down Pin. This active low control pin puts the DAC into power-down mode. |
| 14 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Input. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a $10 \mu \mathrm{~F}$ capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 15-24 | $\mathrm{DB}_{0}-\mathrm{DB}_{9}$ | 10 Parallel Data Inputs. |

## AD5330/AD5331/AD5340/AD5341

AD5341 FUNCTIONAL BLOCK DIAGRAM


## AD5341 PIN FUNCTION DESCRIPTIONS

| Pin <br> No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | HBEN | High Byte Enable Pin. This pin is used when writing to the device to determine if data is written to the high byte register or the low byte register. |
| 2 | BUF | Buffer Control Pin. This pin controls whether the reference input to the DAC is buffered or unbuffered. |
| 3 | $\mathrm{V}_{\text {REF }}$ | Reference Input. |
| 4 | $\mathrm{V}_{\text {OUT }}$ | Output of DAC. Buffered output with rail-to-rail operation. |
| 5 | GND | Ground reference point for all circuitry on the part. |
| 6 | $\overline{\mathrm{CS}}$ | Active low Chip Select Input. This is used in conjunction with $\overline{\mathrm{WR}}$ to write data to the parallel interface. |
| 7 | WR | Active Low Write Input. This is used in conjunction with $\overline{\mathrm{CS}}$ to write data to the parallel interface. |
| 8 | GAIN | Gain Control Pin. This controls whether the output range from the DAC is $0-\mathrm{V}_{\text {REF }}$ or $0-2 \mathrm{~V}_{\text {REF }}$. |
| 9 | $\overline{\text { CLR }}$ | Asynchronous active low control input that clears all input registers and DAC registers to zero. |
| 10 | $\overline{\text { LDAC }}$ | Active low control input that updates the DAC registers with the contents of the input registers. |
| 11 | $\overline{\mathrm{PD}}$ | Power-Down Pin. This active low control pin puts the DAC into power-down mode. |
| 12 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Input. These parts can operate from 2.5 V to 5.5 V and the supply should be decoupled with a $10 \mu \mathrm{~F}$ capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 13-20 | $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | Eight Parallel Data Inputs. $\mathrm{DB}_{7}$ is the MSB of these eight bits. |

## TERMINOLOGY

## RELATIVE ACCURACY

For the DAC, Relative Accuracy or Integral Nonlinearity (INL) is a measure of the maximum deviation, in LSBs, from a straight line passing through the actual endpoints of the DAC transfer function. Typical INL versus Code plot can be seen in Figures 5,6 , and 7.

## DIFFERENTIAL NONLINEARITY

Differential Nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. Typical DNL versus Code plot can be seen in Figures 8, 9, and 10.

## GAIN ERROR

This is a measure of the span error of the DAC (including any error in the gain of the buffer amplifier). It is the deviation in slope of the actual DAC transfer characteristic from the ideal expressed as a percentage of the full-scale range. This is illustrated in Figure 2.

## OFFSET ERROR

This is a measure of the offset error of the DAC and the output amplifier. It is expressed as a percentage of the full-scale range.
If the offset voltage is positive, the output voltage will still be positive at zero input code. This is shown in Figure 3. Because the DACs operate from a single supply, a negative offset cannot appear at the output of the buffer amplifier. Instead, there will be a code close to zero at which the amplifier output saturates (amplifier footroom). Below this code there will be a deadband over which the output voltage will not change. This is illustrated in Figure 4.


Figure 2. Gain Error


Figure 3. Positive Offset Error and Gain Error


Figure 4. Negative Offset Error and Gain Error

## AD5330/AD5331/AD5340/AD5341

## OFFSET ERROR DRIFT

This is a measure of the change in Offset Error with changes in temperature. It is expressed in (ppm of full-scale range) $/{ }^{\circ} \mathrm{C}$.

## GAIN ERROR DRIFT

This is a measure of the change in Gain Error with changes in temperature. It is expressed in (ppm of full-scale range) $/{ }^{\circ} \mathrm{C}$.

## POWER-SUPPLY REJECTION RATIO (PSRR)

This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in V Vut to a change in $V_{D D}$ for full-scale output of the DAC. It is measured in dBs . $\mathrm{V}_{\text {REF }}$ is held at 2 V and $\mathrm{V}_{\mathrm{DD}}$ is varied $\pm 10 \%$.

## REFERENCE FEEDTHROUGH

This is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated (i.e., $\overline{\text { LDAC }}$ is high). It is expressed in dB .

## MAJOR-CODE TRANSITION GLITCH ENERGY

Major-Code Transition Glitch Energy is the energy of the impulse injected into the analog output when the DAC changes state. It is normally specified as the area of the glitch in nV secs and is measured when the digital code is changed by 1 LSB at the major carry transition ( $011 \ldots 11$ to $100 \ldots 00$ or $100 \ldots 00$ to 011... 11).

## DIGITAL FEEDTHROUGH

Digital Feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital input pins of the device, but is measured when the DAC is not being written to ( $\overline{\mathrm{CS}}$ held high). It is specified in nV secs and is measured with a full-scale change on the digital input pins, i.e., from all 0 s to all 1 s and vice versa.

## MULTIPLYING BANDWIDTH

The amplifiers within the DAC have a finite bandwidth. The Multiplying Bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The Multiplying Bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

## TOTAL HARMONIC DISTORTION

This is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC and the THD is a measure of the harmonics present on the DAC output. It is measured in dBs .

## Typical Performance Characteristics-AD5330/AD5331/AD5340/AD5341



Figure 5. AD5330 Typical INL Plot


Figure 8. AD5330 Typical DNL Plot


Figure 11. AD5330 INL and DNL Error vs. $V_{\text {REF }}$


Figure 6. AD5331 Typical INL Plot


Figure 9. AD5331 Typical DNL Plot


Figure 12. AD5330 INL Error and DNL Error vs. Temperature


Figure 7. AD5340 Typical INL Plot


Figure 10. AD5340 Typical DNL Plot


Figure 13. AD5330 Offset Error and Gain Error vs. Temperature

## AD5330/AD5331/AD5340/AD5341



Figure 14. Offset Error and Gain Error vs. VDD


Figure 17. Supply Current vs. Supply Voltage


CH1 1V, CH2 5V, TIME BASE $=5 \mu \mathrm{~s} / \mathrm{DIV}$
Figure 20. Half-Scale Settling (1/4 to 3/4 Scale Code Change)


Figure 15. Vout Source and Sink Current Capability


Figure 18. Power-Down Current vs. Supply Voltage


CH1 2V, CH2 200mV, TIME BASE $\mathbf{= 2 0 0} \boldsymbol{\mu} \mathrm{s} / \mathrm{DIV}$
Figure 21. Power-On Reset to 0 V


Figure 16. Supply Current vs. DAC Code


Figure 19. Supply Current vs. Logic Input Voltage


CH1 $500 \mathrm{mV}, \mathrm{CH} 25 \mathrm{~V}$, TIME BASE $=1 \mu \mathrm{~s} / \mathrm{DIV}$
Figure 22. Exiting Power-Down to Midscale


Figure 23. $I_{D D}$ Histogram with $V_{D D}=$ 3 V and $V_{D D}=5 \mathrm{~V}$


Figure 24. AD5340 Major-Code Transition Glitch Energy


Figure 25. Multiplying Bandwidth (Small-Signal Frequency Response)


Figure 26. Full-Scale Error vs. $V_{\text {REF }}$

## FUNCTIONAL DESCRIPTION

The AD5330/AD5331/AD5340/AD5341 are single resistor-string DACs fabricated on a CMOS process with resolutions of 8,10 , 12 , and 12 bits, respectively. They are written to using a parallel interface. They operate from single supplies of 2.5 V to 5.5 V and the output buffer amplifiers offer rail-to-rail output swing. The AD5330, AD5340, and AD5341 have a reference input that may be buffered to draw virtually no current from the reference source. The reference input of the AD5331 is unbuffered. The devices have a power-down feature that reduces current consumption to only 80 nA @ 3 V .

## Digital-to-Analog Section

The architecture of one DAC channel consists of a reference buffer and a resistor-string DAC followed by an output buffer amplifier. The voltage at the $\mathrm{V}_{\text {REF }}$ pin provides the reference voltage for the DAC. Figure 27 shows a block diagram of the DAC architecture. Since the input coding to the DAC is straight binary, the ideal output voltage is given by:

$$
V_{O U T}=V_{R E F} \times \frac{D}{2^{N}} \times \text { Gain }
$$

where:
$D=$ decimal equivalent of the binary code which is loaded to the DAC register:

```
0-255 for AD5330 (8 Bits)
0-1023 for AD5331 (10 Bits)
0-4095 for AD5340/AD5341 (12 Bits)
```

$N=$ DAC resolution
Gain = Output Amplifier Gain (1 or 2)


Figure 27. Single DAC Channel Architecture

## AD5330/AD5331/AD5340/AD5341

## Resistor String

The resistor string section is shown in Figure 28. It is simply a string of resistors, each of value $R$. The digital code loaded to the DAC register determines at what node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.


Figure 28. Resistor String

## DAC Reference Input

There is a reference input pin for the DAC. The reference input is buffered on the AD5330/AD5340/AD5341 but can be configured as unbuffered also. The reference input of the AD5331 is unbuffered. The buffered/unbuffered option is controlled by the BUF pin.

In buffered mode (BUF = 1), the current drawn from an external reference voltage is virtually zero as the impedance is at least $10 \mathrm{M} \Omega$. The reference input range is 1 V to 5 V with a 5 V supply.
In unbuffered mode (BUF $=0$ ), the user can have a reference voltage as low as 0.25 V and as high as $\mathrm{V}_{\mathrm{DD}}$ since there is no restriction due to headroom and footroom of the reference amplifier. The impedance is still large at typically $180 \mathrm{k} \Omega$ for $0-\mathrm{V}_{\text {REF }}$ mode and $90 \mathrm{k} \Omega$ for $0-2 \mathrm{~V}_{\mathrm{REF}}$ mode. If there is an external buffered reference (e.g., REF192) there is no need to use the on-chip buffer.

## Output Amplifier

The output buffer amplifier is capable of generating output voltages to within 1 mV of either rail. Its actual range depends on $V_{\text {REF }}$, GAIN, the load on $V_{\text {OUT }}$, and offset error.
If a gain of 1 is selected (GAIN $=0$ ), the output range is 0.001 V to $\mathrm{V}_{\mathrm{REF}}$.

If a gain of 2 is selected (GAIN = 1), the output range is 0.001 V to $2 \mathrm{~V}_{\text {REF }}$. However, because of clamping, the maximum output is limited to $\mathrm{V}_{\mathrm{DD}}-0.001 \mathrm{~V}$.
The output amplifier is capable of driving a load of $2 \mathrm{k} \Omega$ to GND or $\mathrm{V}_{\mathrm{DD}}$, in parallel with 500 pF to GND or $\mathrm{V}_{\mathrm{DD}}$. The source and sink capabilities of the output amplifier can be seen in Figure 15.
The slew rate is $0.7 \mathrm{~V} / \mu \mathrm{s}$ with a half-scale settling time to $\pm 0.5 \mathrm{LSB}$ (at eight bits) of $6 \mu$ s with the output unloaded. See Figure 20.

## PARALLEL INTERFACE

The AD5330, AD5331, and AD5340 load their data as a single 8 -, 10 -, or 12 -bit word, while the AD5341 loads data as a low byte of eight bits and a high byte containing four bits.

## Double-Buffered Interface

The AD5330/AD5331/AD5340/AD5341 DACs all have doublebuffered interfaces consisting of an input register and a DAC register. DAC data, BUF, and GAIN inputs are written to the input register under control of the Chip Select ( $\overline{\mathrm{CS}})$ and Write ( $\overline{\mathrm{WR})}$.
Access to the DAC register is controlled by the $\overline{\mathrm{LDAC}}$ function. When LDAC is high, the DAC register is latched and the input register may change state without affecting the contents of the DAC register. However, when $\overline{\text { LDAC }}$ is brought low, the DAC register becomes transparent and the contents of the input register are transferred to it. The gain and buffer control signals are also double-buffered and are only updated when $\overline{\text { LDAC }}$ is taken low.
Double-buffering is also useful where the DAC data is loaded in two bytes, as in the AD5341, because it allows the whole data word to be assembled in parallel before updating the DAC register. This prevents spurious outputs that could occur if the DAC register were updated with only the high byte or the low byte.
These parts contain an extra feature whereby the DAC register is not updated unless its input register has been updated since the last time that $\overline{\mathrm{LDAC}}$ was brought low. Normally, when $\overline{\text { LDAC }}$ is brought low, the DAC register is filled with the contents of the input register. In the case of the AD5330/AD5331/ AD5340/AD5341, the part will only update the DAC register if the input register has been changed since the last time the DAC register was updated. This removes unnecessary crosstalk.

## Clear Input ( $\overline{\text { CLR }}$ )

$\overline{\text { CLR }}$ is an active low, asynchronous clear that resets the input and DAC registers.

## Chip Select Input ( $\overline{\mathbf{C S}}$ )

$\overline{\mathrm{CS}}$ is an active low input that selects the device.

## Write Input ( $\overline{\mathbf{W R}}$ )

$\overline{\mathrm{WR}}$ is an active low input that controls writing of data to the device. Data is latched into the input register on the rising edge of $\overline{\mathrm{WR}}$.

## Load DAC Input ( $\overline{\text { LDAC }}$ )

$\overline{\text { LDAC }}$ transfers data from the input register to the DAC register (and hence updates the outputs). Use of the $\overline{\mathrm{LDAC}}$ function enables double-buffering of the DAC data, GAIN, and BUF. There are two LDAC modes:
Synchronous Mode: In this mode the DAC register is updated after new data is read in on the rising edge of the $\overline{W R}$ input. $\overline{\text { LDAC }}$ can be tied permanently low or pulsed as in Figure 1.
Asynchronous Mode: In this mode the outputs are not updated at the same time that the input register is written to. When LDAC goes low, the DAC register is updated with the contents of the input register.

## High-Byte Enable Input (HBEN)

High-Byte Enable is a control input on the AD5341 only that determines if data is written to the high-byte input register or the low-byte input register.

## AD5330/AD5331/AD5340/AD5341

The low data byte of the AD5341 consists of data bits 0 to 7 at data inputs $\mathrm{DB}_{0}$ to $\mathrm{DB}_{7}$, while the high byte consists of data bits 8 to 11 at data inputs $\mathrm{DB}_{0}$ to $\mathrm{DB}_{3}$ as shown in Figure 29. $\mathrm{DB}_{4}$ to $\mathrm{DB}_{7}$ are ignored during a high-byte write, but they may be used for data to set up the reference input as buffered/ unbuffered, and buffer amplifier gain. See Figure 33.


X = UNUSED BIT
Figure 29. Data Format for AD5341

## POWER-ON RESET

The AD5330/AD5331/AD5340/AD5341 are provided with a power-on reset function, so that they power up in a defined state. The power-on state is:

- Normal Operation
- Reference Input Unbuffered
- 0 - $\mathrm{V}_{\mathrm{REF}}$ Output Range
- Output Voltage Set to 0 V

Both input and DAC registers are filled with zeros and remain so until a valid write sequence is made to the device. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up.

## POWER-DOWN MODE

The AD5330/AD5331/AD5340/AD5341 have low power consumption, dissipating only 0.35 mW with a 3 V supply and 0.7 mW with a 5 V supply. Power consumption can be further
reduced when the DAC is not in use by putting it into powerdown mode, which is selected by taking pin $\overline{\mathrm{PD}}$ low.
When the $\overline{\mathrm{PD}}$ pin is high, the DAC works normally with a typical power consumption of $140 \mu \mathrm{~A}$ at $5 \mathrm{~V}(115 \mu \mathrm{~A}$ at 3 V$)$. In power-down mode, however, the supply current falls to 200 nA at $5 \mathrm{~V}(80 \mathrm{nA}$ at 3 V$)$ when the DAC is powered-down. Not only does the supply current drop, but the output stage is also internally switched from the output of the amplifier making it open-circuit. This has the advantage that the output is three-state while the part is in power-down mode and provides a defined input condition for whatever is connected to the output of the DAC amplifier. The output stage is illustrated in Figure 30.


Figure 30. Output Stage During Power-Down
The bias generator, the output amplifier, the resistor string, and all other associated linear circuitry are shut down when the power-down mode is activated. However, the contents of the registers are unaffected when in power-down. The time to exit power-down is typically $2.5 \mu \mathrm{~s}$ for $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $5 \mu \mathrm{~s}$ when $V_{D D}=3 \mathrm{~V}$. This is the time from a rising edge on the $\overline{\mathrm{PD}}$ pin to when the output voltage deviates from its powerdown voltage. See Figure 22.

Table I. AD5330/AD5331/AD5340 Truth Table

| $\overline{\mathbf{C L R}}$ | $\overline{\text { LDAC }}$ | $\overline{\mathbf{C S}}$ | $\overline{\mathbf{W R}}$ | Function |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | X | No Data Transfer |
| 1 | 1 | X | 1 | No Data Transfer |
| 0 | X | X | X | Clear All Registers |
| 1 | 1 | 0 | $0 \rightarrow 1$ | Load Input Register |
| 1 | 0 | 0 | $0 \rightarrow 1$ | Load Input Register and DAC Register |
| 1 | 0 | X | X | Update DAC Register |

$\mathrm{X}=$ don't care.
Table II. AD5341 Truth Table

| $\overline{\text { CLR }}$ | $\overline{\text { LDAC }}$ | $\overline{\mathbf{C S}}$ | $\overline{\mathbf{W R}}$ | $\mathbf{H B E N}$ | Function |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | X | X | No Data Transfer |
| 1 | 1 | X | 1 | X | No Data Transfer |
| 0 | X | X | X | X | Clear All Registers |
| 1 | 1 | 0 | $0 \rightarrow 1$ | 0 | Load Low-Byte Input Register |
| 1 | 1 | 0 | $0 \rightarrow 1$ | 1 | Load High-Byte Input Register |
| 1 | 0 | 0 | $0 \rightarrow 1$ | 0 | Load Low-Byte Input Register and DAC Register |
| 1 | 0 | 0 | $0 \rightarrow 1$ | 1 | Load High-Byte Input Register and DAC Register |
| 1 | 0 | X | X | X | Update DAC Register |

$\mathrm{X}=$ don't care.

## AD5330/AD5331/AD5340/AD5341

## SUGGESTED DATABUS FORMATS

In most applications GAIN and BUF are hard-wired. However, if more flexibility is required, they can be included in a databus. This enables you to software program GAIN, giving the option of doubling the resolution in the lower half of the DAC range. In a bused system, GAIN and BUF may be treated as data inputs since they are written to the device during a write operation and take effect when $\overline{\mathrm{LDAC}}$ is taken low. This means that the reference buffers and the output amplifier gain of multiple DAC devices can be controlled using common GAIN and BUF lines.

In the case of the AD5330 this means that the databus must be wider than eight bits. The AD5331 and AD5340 databuses must be at least 10 and 12 bits wide respectively and are best suited to a 16 -bit databus system.

Examples of data formats for putting GAIN and BUF on a 16bit databus are shown in Figure 31. Note that any unused bits above the actual DAC data may be used for BUF and GAIN. DAC devices can be controlled using common GAIN and BUF lines.

| AD5330 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BUF GAIN | X | X | X | X | X | X | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| AD5331 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| BUF\|GAIN | X | X | X | X | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| AD5340 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| BUF\|GAIN | X | X | DB11 | B10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |

## X = UNUSED BIT

Figure 31. GAIN and BUF Data on a 16-Bit Bus
The AD5341 is a 12 -bit device that uses byte load, so only four bits of the high byte are actually used as data. Two of the unused bits can be used for GAIN and BUF data by connecting them to the GAIN and BUF inputs; e.g., Bits 6 and 7, as shown in Figures 32 and 33.


Figure 32. AD5341 Data Format for Byte Load with GAIN and BUF Data on 8-Bit Bus

In this case, the low byte is written first in a write operation with $\mathrm{HBEN}=0$. Bits 6 and 7 of DAC data will be written into GAIN and BUF registers but will have no effect. The high byte is then written. Only the lower four bits of data are written into the DAC high byte register, so Bits 6 and 7 can be GAIN and BUF data.
$\overline{\text { LDAC }}$ is used to update the DAC, GAIN and BUF values.

## APPLICATIONS INFORMATION

## Typical Application Circuits

The AD5330/AD5331/AD5340/AD5341 can be used with a wide range of reference voltages, especially if the reference inputs are configured to be unbuffered, in which case the devices offer full, one-quadrant multiplying capability over a reference range of 0.25 V to $\mathrm{V}_{\mathrm{DD}}$. More typically, these devices may be used with a fixed, precision reference voltage. Figure 34 shows a typical setup for the devices when using an external reference connected to the unbuffered reference inputs. If the reference inputs are unbuffered, the reference input range is from 0.25 V to $\mathrm{V}_{\mathrm{DD}}$, but if the on-chip reference buffers are used, the reference range is reduced. Suitable references for 5 V operation are the AD780 and REF192. For 2.5 V operation, a suitable external reference would be the AD589, a 1.23 V bandgap reference.


Figure 34. AD5330/AD5331/AD5340/AD5341 Using External Reference

## Driving $V_{D D}$ From the Reference Voltage

If an output range of zero to $\mathrm{V}_{\mathrm{DD}}$ is required, the simplest solution is to connect the reference inputs to $\mathrm{V}_{\mathrm{DD}}$. As this supply may not be very accurate, and may be noisy, the devices may be powered from the reference voltage, for example using a 5 V reference such as the ADM663 or ADM666, as shown in Figure 35.


Figure 35. Using an ADM663/ADM666 as Power and Reference to AD5330/AD5331/AD5340/AD5341

## AD5330/AD5331/AD5340/AD5341

## Bipolar Operation Using the AD5330/AD5331/AD5340/AD5341

The AD5330/AD5331/AD5340/AD5341 have been designed for single supply operation, but bipolar operation is achievable using the circuit shown in Figure 36. The circuit shown has been configured to achieve an output voltage range of $-5 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<$ +5 V . Rail-to-rail operation at the amplifier output is achievable using an AD820 or OP295 as the output amplifier.

The output voltage for any input code can be calculated as follows:
$V_{O}=\left[(1+R 4 / R 3) \times\left(R 2 /(R 1+R 2) \times\left(2 \times V_{R E F} \times D / 2^{N}\right)\right]-R 4 \times \mathrm{V}_{\mathrm{REF}} / R 3\right.$
where:
$D$ is the decimal equivalent of the code loaded to the DAC, $N$ is DAC resolution and $V_{R E F}$ is the reference voltage input.
With:

```
\(\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}\)
\(\mathrm{R} 1=\mathrm{R} 3=10 \mathrm{k} \Omega\)
\(\mathrm{R} 2=\mathrm{R} 4=20 \mathrm{k} \Omega\) and \(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}\).
\(\mathrm{V}_{\text {OUT }}=\left(10 \times \mathrm{D} / 2^{\mathrm{N}}\right)-5\)
```



Figure 36. Bipolar Operation using the AD5330/AD5331/

## AD5340/AD5341

## Decoding Multiple AD5330/AD5331/AD5340/AD5341

The $\overline{\mathrm{CS}}$ pin on these devices can be used in applications to decode a number of DACs. In this application, all DACs in the system receive the same data and $\overline{\mathrm{WR}}$ pulses, but only the $\overline{\mathrm{CS}}$ to one of the DACs will be active at any one time, so data will only be written to the DAC whose $\overline{\mathrm{CS}}$ is low. If multiple AD5341s are being used, a common HBEN line will also be required to determine if the data is written to the high-byte or low-byte register of the selected DAC.

The 74 HC 139 is used as a 2 - to 4 -line decoder to address any of the DACs in the system. To prevent timing errors, the enable input should be brought to its inactive state while the coded address inputs are changing state. Figure 37 shows a diagram of a typical setup for decoding multiple devices in a system. Once data has been written sequentially to all DACs in a system, all the DACs can be updated simultaneously using a common $\overline{\text { LDAC }}$ line. A common $\overline{C L R}$ line can also be used to reset all DAC outputs to zero.


Figure 37. Decoding Multiple DAC Devices

## AD5330/AD5331/AD5340/AD5341

## Programmable Current Source

Figure 38 shows the AD5330/AD5331/AD5340/AD5341 used as the control element of a programmable current source. In this example, the full-scale current is set to 1 mA . The output voltage from the DAC is applied across the current setting resistor of $4.7 \mathrm{k} \Omega$ in series with the $470 \Omega$ adjustment potentiometer, which gives an adjustment of about $\pm 5 \%$. Suitable transistors to place in the feedback loop of the amplifier include the BC107 and the 2 N 3904 , which enable the current source to operate from a minimum $V_{\text {SOURCE }}$ of 6 V . The operating range is determined by the operating characteristics of the transistor. Suitable amplifiers include the AD820 and the OP295, both having rail-to-rail operation on their outputs. The current for any digital input code and resistor value can be calculated as follows:

Where:
$G$ is the gain of the buffer amplifier (1 or 2)
$D$ is the digital equivalent of the digital input code
$N$ is the DAC resolution ( 8,10 , or 12 bits)
$R$ is the sum of the resistor plus adjustment potentiometer in $\mathrm{k} \Omega$


Figure 38. Programmable Current Source

## Power Supply Bypassing and Grounding

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5330/AD5331/AD5340/AD5341 is mounted should be designed so that the analog and digital sections are separated, and confined to certain areas of the board. If the device is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as closely as possible to the device. The AD5330/AD5331/AD5340/AD5341 should have ample supply bypassing of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on the supply located as close to the package as possible, ideally right up against the device. The $10 \mu \mathrm{~F}$ capacitors are the tantalum bead type. The $0.1 \mu \mathrm{~F}$ capacitor should have low Effective Series Resistance (ESR) and Effective Series Inductance (ESI), like the common ceramic types that provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.
The power supply lines of the device should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side.

Table III. Overview of AD53xx Parallel Devices

| Part No. | Resolution | DNL | $\mathbf{V}_{\text {ReF }}$ Pins | Settling Time | Additional Pin Functions |  |  |  | Package | Pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLES |  |  |  |  | BUF | GAIN | HBEN | $\overline{\text { CLR }}$ |  |  |
| AD5330 | 8 | $\pm 0.25$ | 1 | $6 \mu \mathrm{~s}$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 20 |
| AD5331 | 10 | $\pm 0.5$ | 1 | $7 \mu \mathrm{~s}$ |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 20 |
| AD5340 | 12 | $\pm 1.0$ | 1 | $8 \mu \mathrm{~s}$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5341 | 12 | $\pm 1.0$ | 1 | $8 \mu \mathrm{~s}$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | TSSOP | 20 |
| DUALS |  |  |  |  |  |  |  |  |  |  |
| AD5332 | 8 | $\pm 0.25$ | 2 | $6 \mu \mathrm{~s}$ |  |  |  | $\checkmark$ | TSSOP | 20 |
| AD5333 | 10 | $\pm 0.5$ | 2 | $7 \mu \mathrm{~s}$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5342 | 12 | $\pm 1.0$ | 2 | $8 \mu \mathrm{~s}$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 28 |
| AD5343 | 12 | $\pm 1.0$ | 1 | $8 \mu \mathrm{~s}$ |  |  | $\checkmark$ | $\checkmark$ | TSSOP | 20 |
| QUADS |  |  |  |  |  |  |  |  |  |  |
| AD5334 | 8 | $\pm 0.25$ | 2 | $6 \mu \mathrm{~s}$ |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5335 | 10 | $\pm 0.5$ | 2 | $7 \mu \mathrm{~s}$ |  |  | $\checkmark$ | $\checkmark$ | TSSOP | 24 |
| AD5336 | 10 | $\pm 0.5$ | 4 | $7 \mu \mathrm{~s}$ |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 28 |
| AD5344 | 12 | $\pm 1.0$ | 4 | $8 \mu \mathrm{~s}$ |  |  |  |  | TSSOP | 28 |

Table IV. Overview of AD53xx Serial Devices

| Part No. | Resolution | No. of DACs | DNL | Interface | Settling Time | Package | Pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLES |  |  |  |  |  |  |  |
| AD5300 | 8 | 1 | $\pm 0.25$ | SPI | $4 \mu \mathrm{~s}$ | SOT-23, MicroSOIC | 6, 8 |
| AD5310 | 10 | 1 | $\pm 0.5$ | SPI | $6 \mu \mathrm{~s}$ | SOT-23, MicroSOIC | 6, 8 |
| AD5320 | 12 | 1 | $\pm 1.0$ | SPI | $8 \mu \mathrm{~s}$ | SOT-23, MicroSOIC | 6, 8 |
| AD5301 | 8 | 1 | $\pm 0.25$ | 2-Wire | $6 \mu \mathrm{~s}$ | SOT-23, MicroSOIC | 6, 8 |
| AD5311 | 10 | 1 | $\pm 0.5$ | 2-Wire | $7 \mu \mathrm{~s}$ | SOT-23, MicroSOIC | 6, 8 |
| AD5321 | 12 | 1 | $\pm 1.0$ | 2-Wire | $8 \mu \mathrm{~s}$ | SOT-23, MicroSOIC | 6, 8 |
| DUALS |  |  |  |  |  |  |  |
| AD5302 | 8 | 2 | $\pm 0.25$ | SPI | $6 \mu \mathrm{~s}$ | MicroSOIC | 8 |
| AD5312 | 10 | 2 | $\pm 0.5$ | SPI | $7 \mu \mathrm{~s}$ | MicroSOIC | 8 |
| AD5322 | 12 | 2 | $\pm 1.0$ | SPI | $8 \mu \mathrm{~s}$ | MicroSOIC | 8 |
| AD5303 | 8 | 2 | $\pm 0.25$ | SPI | $6 \mu \mathrm{~s}$ | TSSOP | 16 |
| AD5313 | 10 | 2 | $\pm 0.5$ | SPI | $7 \mu \mathrm{~s}$ | TSSOP | 16 |
| AD5323 | 12 | 2 | $\pm 1.0$ | SPI | $8 \mu \mathrm{~s}$ | TSSOP | 16 |
| QUADS |  |  |  |  |  |  |  |
| AD5304 | 8 | 4 | $\pm 0.25$ | SPI | $6 \mu \mathrm{~s}$ | MicroSOIC | 10 |
| AD5314 | 10 | 4 | $\pm 0.5$ | SPI | $7 \mu \mathrm{~s}$ | MicroSOIC | 10 |
| AD5324 | 12 | 4 | $\pm 1.0$ | SPI | $8 \mu \mathrm{~s}$ | MicroSOIC | 10 |
| AD5305 | 8 | 4 | $\pm 0.25$ | 2-Wire | $6 \mu \mathrm{~s}$ | MicroSOIC | 10 |
| AD5315 | 10 | 4 | $\pm 0.5$ | 2-Wire | $7 \mu \mathrm{~s}$ | MicroSOIC | 10 |
| AD5325 | 12 | 4 | $\pm 1.0$ | 2-Wire | $8 \mu \mathrm{~s}$ | MicroSOIC | 10 |
| AD5306 | 8 | 4 | $\pm 0.25$ | 2-Wire | $6 \mu \mathrm{~s}$ | TSSOP | 16 |
| AD5316 | 10 | 4 | $\pm 0.5$ | 2-Wire | $7 \mu \mathrm{~s}$ | TSSOP | 16 |
| AD5326 | 12 | 4 | $\pm 1.0$ | 2-Wire | $8 \mu \mathrm{~s}$ | TSSOP | 16 |
| AD5307 | 8 | 4 | $\pm 0.25$ | SPI | $6 \mu \mathrm{~s}$ | TSSOP | 16 |
| AD5317 | 10 | 4 | $\pm 0.5$ | SPI | $7 \mu \mathrm{~s}$ | TSSOP | 16 |
| AD5327 | 12 | 4 | $\pm 1.0$ | SPI | $8 \mu \mathrm{~s}$ | TSSOP | 16 |

Visit our web-page at http://www.analog.com/support/standard_linear/selection_guides/AD53xx.html

## AD5330/AD5331/AD5340/AD5341

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).


24-Lead Thin Shrink Small Outline Package TSSOP
(RU-24)



[^0]:    ＊Protected by U．S．Patent Number 5，969，657；other patents pending．

