## INTEGRATED CIRCUITS°CB打样工厂, 24小时加



DATA SHEET

Product data Supersedes data of 1993 Jun 21 2002 Dec 17







## 74ABT833

### **FEATURES**

- Low static and dynamic power dissipation with high speed and high output drive
- Open-collector ERROR output with flag register
- Output capability: +64 mA / -32 mA
- Latch-up protection exceeds 500 mA per Jedec Std 17
- ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model
- Power-up/down 3-State
- Live insertion/extraction permitted

### DESCRIPTION

The 74ABT833 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

#### QUICK REFERENCE DATA

The 74ABT833 is an octal transceiver with a parity generator/checker and is intended for bus-oriented applications.

When Output Enable A ( $\overline{OEA}$ ) is HIGH, it will place the A outputs in a high impedance state. Output Enable B ( $\overline{OEB}$ ) controls the B outputs in the same way.

The parity generator creates an odd parity output (PARITY) when OEB is LOW. When OEA is LOW, the parity of the B port, including the PARITY input, is checked for odd parity. When an error is detected, the error data is sent to the input of a storage register. If a LOW-to-HIGH transition happens at the clock input (CP), the error data is stored in the register and the Open-collector error flag (ERROR) will go LOW. The error flag register is cleared with a LOW pulse on the CLEAR input.

If both  $\overline{OEA}$  and  $\overline{OEB}$  are LOW, data will flow from the A bus to the B bus and the part is forced into an error condition which creates an inverted PARITY output. This error condition can be used by the designer for system diagnostics.

| SYMBOL                               | PARAMETER                                 | CONDITIONS<br>T <sub>amb</sub> = 25 °C; GND = 0 V | TYPICAL | UNIT |
|--------------------------------------|-------------------------------------------|---------------------------------------------------|---------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | C <sub>L</sub> = 50 pF; V <sub>CC</sub> = 5 V     | 3.4     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to PARITY         | C <sub>L</sub> = 50 pF; V <sub>CC</sub> = 5 V     | 7.4     | ns   |
| C <sub>IN</sub>                      | Input capacitance                         | $V_I = 0 V \text{ or } V_{CC}$                    | 4       | pF   |
| C <sub>I/O</sub>                     | I/O capacitance                           | Outputs disabled; $V_0 = 0 V \text{ or } V_{CC}$  | 7       | pF   |
| I <sub>CCZ</sub>                     | Total supply current                      | Outputs disabled; $V_{CC}$ = 5.5 V                | 50      | μΑ   |

### **ORDERING INFORMATION**

| PACKAGES                    | TEMPERATURE RANGE | PART NUMBER | DWG NUMBER |
|-----------------------------|-------------------|-------------|------------|
| 24-Pin plastic SO           | –40 °C to +85 °C  | 74ABT833D   | SOT137-1   |
| 24-Pin Plastic SSOP Type II | –40 °C to +85 °C  | 74ABT833DB  | SOT340-1   |
| 24-Pin Plastic TSSOP Type I | –40 °C to +85 °C  | 74ABT833PW  | SOT355-1   |

### **PIN CONFIGURATION**

| OEA 1            |          | <sup>24</sup> V <sub>CC</sub> |
|------------------|----------|-------------------------------|
| A0 2<br>A1 3     |          | 23 B0<br>22 B1                |
| A2 4             |          | 21 B2                         |
| A3 5<br>A4 6     |          | 20 B3<br>19 B4                |
| A5 7             | TOP VIEW | 18 B5                         |
| A6 8             |          | 17 B6                         |
| A7 9<br>ERROR 10 |          | 16 B7<br>15 PARITY            |
| CLEAR 11         |          | 14 OEB                        |
| GND 12           |          | 13 CP                         |
|                  |          | SA00212                       |

### **PIN DESCRIPTION**

| SYMBOL          | PIN NUMBER                        | NAME AND FUNCTION                       |
|-----------------|-----------------------------------|-----------------------------------------|
| A0 – A7         | 2, 3, 4, 5,<br>6, 7, 8, 9         | A port 3-State inputs/outputs           |
| B0 – B7         | 23, 22, 21, 20,<br>19, 18, 17, 16 | B port 3-State inputs/outputs           |
| OEA             | 1                                 | Enables the A outputs when LOW          |
| OEB             | 14                                | Enables the B outputs when LOW          |
| PARITY          | 15                                | Parity output/input                     |
| ERROR           | 10                                | Error output (open collector)           |
| CLEAR           | 11                                | Clears the error flag register when LOW |
| CP              | 13                                | Clock input                             |
| GND             | 12                                | Ground (0 V)                            |
| V <sub>CC</sub> | 24                                | Positive supply voltage                 |

74ABT833

## Octal transceiver with parity generator/checker (3-State)

### LOGIC SYMBOL



### **FUNCTION TABLE**

|                                                         |     |     | INPUTS               | OUTPUTS                          |         |         |         |
|---------------------------------------------------------|-----|-----|----------------------|----------------------------------|---------|---------|---------|
| MODE                                                    | OEB | OEA | An $\Sigma$ of Highs | Bn + Parity<br>$\Sigma$ of Highs | An      | Bn      | PARITY  |
| A data to B bus and generate odd parity output          | L   | н   | Odd<br>Even          | (output)                         | (input) | An      | L<br>H  |
| B data to A bus and check for parity error <sup>1</sup> | Н   | L   | (output)             | Х                                | Bn      | (input) | (input) |
| A bus and B bus disabled <sup>2</sup>                   | Н   | Н   | Х                    | Х                                | Z       | Z       | Z       |
| A data to B bus and generate inverted parity output     | L   | L   | Odd<br>Even          | (output)                         | (input) | An      | H<br>L  |

NOTES:

Error checking is detailed in the Error Flag Function Table below.
 When clocked, the error output is LOW if the sum of A inputs is even or HIGH if the sum of A inputs is odd.

### **ERROR FLAG FUNCTION TABLE**

|        | INPUTS |            | Internal node             | Output    |                       |    |
|--------|--------|------------|---------------------------|-----------|-----------------------|----|
| MODE   | CLEAR  | СР         | Bn + Parity<br>Σ of Highs | Point "P" | Pre-state<br>ERRORn-1 |    |
|        | Н      | ↑          | Odd                       | Н         | Н                     | Н  |
| Sample | Н      | $\uparrow$ | Even                      | L         | х                     | L  |
|        | Н      | Х          | Х                         | Х         | L                     | L  |
| Hold   | Н      | 1          | Х                         | Х         | Х                     | NC |
| Clear  | L      | Х          | Х                         | Х         | Х                     | Н  |

= HIGH voltage level steady state Н

L = LOW voltage level steady state

= Don't care Х

NC = No change

Z ↑ ↑

High impedance "off" state
 LOW-to-HIGH clock transition

= Not a LOW-to-HIGH clock transition

# Octal transceiver with parity generator/checker (3-State)

74ABT833

### LOGIC DIAGRAM



### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>1</sub> < 0 V        | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| Ι <sub>ΟΚ</sub>  | DC output diode current        | V <sub>O</sub> < 0 V        | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or HIGH state | -0.5 to +5.5 | V    |
| I <sub>OUT</sub> | DC output current              | output in LOW state         | 128          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

NOTES:

Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction

 The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.
 The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 74ABT833

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL              | PARAMETER                            | LIM | ITS             | UNIT |
|---------------------|--------------------------------------|-----|-----------------|------|
|                     |                                      | Min | Max             |      |
| V <sub>CC</sub>     | DC supply voltage                    | 4.5 | 5.5             | V    |
| VI                  | Input voltage                        | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>     | HIGH-level input voltage             | 2.0 |                 | V    |
| V <sub>IL</sub>     | LOW-level input voltage              |     | 0.8             | V    |
| V <sub>OH</sub>     | HIGH-level output voltage, ERROR     |     | 5.5             | V    |
| I <sub>OH</sub>     | HIGH-level output current            |     | -32             | mA   |
| I <sub>OL</sub>     | LOW-level output current             |     | 64              | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate   | 0   | 5               | ns/V |
| T <sub>amb</sub>    | Operating free-air temperature range | -40 | +85             | °C   |

### **DC ELECTRICAL CHARACTERISTICS**

|                                    |                                                       |                 |                                                                                                      |                           |       | LIMITS |                             |                 |      |  |
|------------------------------------|-------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------|---------------------------|-------|--------|-----------------------------|-----------------|------|--|
| SYMBOL                             | SYMBOL PARAMETER                                      |                 | TEST CONDITIONS                                                                                      | T <sub>amb</sub> = +25 °C |       |        | T <sub>amb</sub> =<br>to +8 | –40 °C<br>35 °C | UNIT |  |
|                                    |                                                       |                 |                                                                                                      | Min                       | Тур   | Max    | Min                         | Max             |      |  |
| V <sub>IK</sub>                    | Input clamp vol                                       | tage            | $V_{CC} = 4.5 \text{ V}; I_{IK} = -18 \text{ mA}$                                                    |                           | -0.9  | -1.2   |                             | -1.2            | V    |  |
| I <sub>OH</sub>                    | HIGH-level out<br>ERROR ONLY                          | put current     | $V_{CC}$ = 5.5 V; $V_{OH}$ = 5.5 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                   |                           |       | 20     |                             | 20              | μΑ   |  |
|                                    |                                                       |                 | $V_{CC}$ = 4.5 V; $I_{OH}$ = –3 mA; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                   | 2.5                       | 3.5   |        | 2.5                         |                 | V    |  |
| V <sub>OH</sub>                    | HIGH-level output voltage<br>All outputs except ERROR |                 | $V_{CC}$ = 5.0 V; $I_{OH}$ = -3 mA; $V_I$ = $V_{IL}$ or $V_{IH}$                                     | 3.0                       | 4.0   |        | 3.0                         |                 | V    |  |
|                                    |                                                       |                 | $V_{CC}$ = 4.5 V; $I_{OH}$ = –32 mA; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                  | 2.0                       | 2.6   |        | 2.0                         |                 | V    |  |
| V <sub>OL</sub>                    | LOW-level output voltage                              |                 | $V_{CC}$ = 4.5 V; $I_{OL}$ = 64 mA; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                   |                           | 0.42  | 0.55   |                             | 0.55            | V    |  |
| l <sub>l</sub>                     | Input leakage                                         | Control pins    | $V_{CC}$ = 5.5 V; $V_I$ = GND or 5.5 V                                                               |                           | ±0.01 | ±1.0   |                             | ±1.0            | μΑ   |  |
|                                    | current                                               | Data pins       | $V_{CC}$ = 5.5 V; $V_I$ = GND or 5.5 V                                                               |                           | ±5    | ±100   |                             | ±100            | μΑ   |  |
| I <sub>OFF</sub>                   | Power-off leaka                                       | age current     | $V_{CC}$ = 0.0 V; $V_{I}$ or $V_{O}$ $\leq$ 4.5 V                                                    |                           | ±5.0  | ±100   |                             | ±100            | V    |  |
| I <sub>PU</sub> I <sub>PD</sub>    | Power-up/dowr<br>output current <sup>3</sup>          | n 3-State       | $V_{\underline{CC}}$ = 2.0 V; or $V_{O}$ = 0.5 V; $V_{I}$ = GND or $V_{CC}$ ; V $_{OE}$ = Don't care |                           | ±5.0  | ±50    |                             | ±50             | V    |  |
| I <sub>IH</sub> + I <sub>OZH</sub> | 3-State output                                        | HIGH current    | $V_{CC}$ = 5.5 V; $V_{O}$ = 2.7 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                    |                           | 5.0   | 50     |                             | 50              | μΑ   |  |
| I <sub>IL</sub> + I <sub>OZL</sub> | 3-State output                                        | LOW current     | $V_{CC}$ = 5.5 V; $V_{O}$ = 0.5 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                    |                           | -5.0  | -50    |                             | -50             | μΑ   |  |
| I <sub>CEX</sub>                   | Output High lea                                       | akage current   | $V_{CC}$ = 5.5 V; $V_{O}$ = 5.5 V; $V_{I}$ = GND or $V_{CC}$                                         |                           | 5.0   | 50     |                             | 50              | μΑ   |  |
| Ι <sub>Ο</sub>                     | Output current <sup>1</sup>                           |                 | $V_{CC}$ = 5.5 V; $V_{O}$ = 2.5 V                                                                    | -50                       | -80   | -180   | -50                         | -180            | mA   |  |
| I <sub>CCH</sub>                   |                                                       |                 | $V_{CC}$ = 5.5 V; Outputs HIGH, $V_{I}$ = GND or $V_{CC}$                                            |                           | 50    | 250    |                             | 250             | μΑ   |  |
| I <sub>CCL</sub>                   | Quiescent supp                                        | oly current     | $V_{CC}$ = 5.5 V; Outputs LOW, $V_{I}$ = GND or $V_{CC}$                                             |                           | 20    | 30     |                             | 30              | mA   |  |
| I <sub>CCZ</sub>                   |                                                       |                 | $V_{CC}$ = 5.5 V; Outputs 3-State; $V_I$ = GND or $V_{CC}$                                           |                           | 50    | 250    |                             | 250             | μΑ   |  |
| ΔI <sub>CC</sub>                   | Additional supp<br>input pin <sup>2</sup>             | bly current per | $V_{CC}$ = 5.5 V; one input at 3.4 V, other inputs at V <sub>CC</sub> or GND                         |                           | 0.3   | 1.5    |                             | 1.5             | mA   |  |

#### NOTES:

Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
 This is the increase in supply current for each input at 3.4 V.
 This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V, with a transition time of up to 10 msec. From V<sub>CC</sub> = 2.1 V to V<sub>CC</sub> = 5 V ± 10%, a transition of up to 100 µsec is permitted. The ERROR output pin 10 is not included in this spec due to the open collector design.

## 74ABT833

### **AC CHARACTERISTICS**

GND = 0 V;  $t_R$  =  $t_F$  = 2.5 ns; CL = 50 pF, RL = 500  $\Omega$ 

|                                      |                                                       |        |                     |                            | LIMIT      | S                                |                           |      |
|--------------------------------------|-------------------------------------------------------|--------|---------------------|----------------------------|------------|----------------------------------|---------------------------|------|
| SYMBOL                               | SYMBOL PARAMETER                                      |        | T <sub>a</sub><br>V | amb = +25 °<br>CC = +5.0 ° | C<br>V     | $T_{amb} = -40$<br>$V_{CC} = +5$ | °C to +85 °C<br>.0 V ±10% | UNIT |
|                                      |                                                       |        | Min                 | Тур                        | Max        | Min                              | Max                       |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An             | 2      | 1.2<br>1.0          | 3.4<br>2.6                 | 4.8<br>4.0 | 1.2<br>1.0                       | 5.3<br>4.5                | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to PARITY                     | 1<br>2 | 2.1<br>2.5          | 7.4<br>7.4                 | 9.5<br>9.7 | 2.1<br>2.5                       | 11.2<br>11.0              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>OEA to PARITY                    | 1<br>2 | 2.6<br>3.1          | 6.6<br>6.7                 | 8.5<br>8.6 | 2.6<br>3.1                       | 10.5<br>10.0              | ns   |
| t <sub>PLH</sub>                     | Propagation delay<br>CLEAR to ERROR                   | 5      | 1.0                 | 2.9                        | 4.4        | 1.0                              | 5.2                       | ns   |
| t <sub>PHL</sub>                     | Propagation delay<br>CP to ERROR                      | 1      | 2.5                 | 4.2                        | 5.7        | 2.5                              | 6.2                       | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>OEA to An or OEB to Bn, PARITY  | 3<br>4 | 1.0<br>2.1          | 3.2<br>4.1                 | 5.1<br>5.8 | 1.0<br>2.1                       | 6.2<br>6.7                | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>OEA to An or OEB to Bn, PARITY | 3<br>4 | 3.1<br>3.2          | 5.1<br>5.6                 | 7.3<br>7.7 | 3.1<br>3.2                       | 7.9<br>8.1                | ns   |

### AC SET-UP REQUIREMENTS

GND = 0 V;  $t_R$  =  $t_F$  = 2.5 ns;  $C_L$  = 50 pF,  $R_L$  = 500  $\Omega$ 

|                                          |                                                |           | LIMITS                                                                              |              |                                                                      |      |  |
|------------------------------------------|------------------------------------------------|-----------|-------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------|------|--|
| SYMBOL                                   | PARAMETER                                      | WAVEFORMS | FORMS $\begin{array}{c} T_{amb} = +25 \ ^{\circ}C \\ V_{CC} = +5.0 \ V \end{array}$ |              | T <sub>amb</sub> = −40 °C to +85 °C<br>V <sub>CC</sub> = +5.0 V ±10% | UNIT |  |
|                                          |                                                |           | Min                                                                                 | Тур          | Min                                                                  |      |  |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Set-up time, High or Low<br>Bn or PARITY to CP | 6         | 9.8<br>8.1                                                                          | 6.9<br>4.0   | 9.8<br>8.1                                                           | ns   |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>Bn or PARITY to CP   | 6         | 0.0<br>0.0                                                                          | -3.7<br>-6.7 | 0.0<br>0.0                                                           | ns   |  |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | Pulse width, High or Low<br>CP                 | 6         | 3.0<br>3.0                                                                          | 1.5<br>1.0   | 3.0<br>3.0                                                           | ns   |  |
| t <sub>w</sub> (L)                       | Pulse width, Low<br>CLEAR                      | 5         | 3.0                                                                                 | 1.0          | 3.0                                                                  | ns   |  |
| t <sub>rec</sub>                         | Recovery time<br>CLEAR to CP                   | 5         | 2.0                                                                                 | -0.3         | 2.0                                                                  | ns   |  |

### 74ABT833

### AC WAVEFORMS

 $V_{M}$  = 1.5 V,  $V_{IN}$  = GND to 3.0 V



Waveform 1. Propagation Delay for Inverting Output



Waveform 3. 3-State Output Enable Time to HIGH Level and Output Disable Time from HIGH Level



Waveform 5. CLEAR Pulse Width, CLEAR to ERROR Delay and CLEAR to Clock Recovery Time



Waveform 2. Propagation Delay for Non-Inverting Output



Waveform 4. 3-State Output Enable Time to LOW Level and Output Disable Time from LOW Level



Waveform 6. Data Set-up and Hold Times and Clock Pulse Width

## 74ABT833



### TYPICAL PROPAGATION DELAYS VERSUS LOAD FOR OPEN COLLECTOR OUTPUTS



### TEST CIRCUIT AND WAVEFORM

R<sub>T</sub> = Termination resistance should be equal to Z<sub>OUT</sub> of

pulse generators.



74ABT833

# Octal transceiver with parity generator/checker (3-State)

#### plastic small outline package; 24 leads; body width 7.5 mm SO24: SOT137-1 A = ∨ (M) A HE Πν 13 24**T** Q A<sub>1</sub> pin 1 index 12 detail X 0 w е bp 10 mm 0 5 scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) А D <sup>(1)</sup> z<sup>(1)</sup> E<sup>(1)</sup> A<sub>2</sub> UNIT $A_1$ $A_3$ bp С е $H_{\rm E}$ L Lp Q v θ w У max. 0.9 0.30 2.45 0.49 0.32 15.6 7.6 10.65 1.1 1.1 2.65 0.25 1.27 0.25 0.25 0.1 mm 1.4 0.10 2.25 0.36 0.23 15.2 7.4 10.00 0.4 1.0 0.4 8° 00 0.012 0.096 0.019 0.013 0.61 0.30 0.419 0.043 0.043 0.035 0.10 inches 0.050 0.055 0.01 0.01 0.004 0.01 0.039 0.016 0.004 0.089 0.014 0.009 0.60 0.29 0.394 0.016 Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER  | ENCES | EUROPEAN   | ISSUE DATE                       |
|----------|--------|--------|-------|------------|----------------------------------|
| VERSION  | IEC    | JEDEC  | EIAJ  | PROJECTION | ISSUE DATE                       |
| SOT137-1 | 075E05 | MS-013 |       |            | <del>-97-05-22</del><br>99-12-27 |



74ABT833

# Octal transceiver with parity generator/checker (3-State)



| 74ABT | 833 |
|-------|-----|
|       |     |

74ABT833

# Octal transceiver with parity generator/checker (3-State)

### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                       |
|-----|----------|-------------------------------------------------------------------------------------------------------------------|
| _2  | 20021217 | Product data (9397 750 10851); ECN 853-1619 29289 of 12 December 2002.<br>Supersedes data of 21 June 1993.        |
|     |          | Modifications:                                                                                                    |
|     |          | <ul> <li>Ordering information table: remove "North America" column; remove 74ABT833N package offering.</li> </ul> |
| _1  | 19930621 | Product specification. ECN 853-1619 10087 of 21 June 1993.                                                        |

## 74ABT833

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| 111   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com.

Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

Date o

Document order number:

Date of release: 12-02 9397 750 10851

Let's make things better.





© Koninklijke Philips Electronics N.V. 2002

All rights reserved. Printed in U.S.A.