

**FAIRCHILD**  
SEMICONDUCTOR™

April 1988  
Revised September 2000

## 74F253

### Dual 4-Input Multiplexer with 3-STATE Outputs

#### General Description

The 74F253 is a dual 4-input multiplexer with 3-STATE outputs. It can select two bits of data from four sources using common select inputs. The output may be individually switched to a high impedance state with a HIGH on the respective Output Enable ( $\overline{OE}$ ) inputs, allowing the outputs to interface directly with bus oriented systems.

#### Features

- Multifunction capability
- Non-inverting 3-STATE outputs

#### Ordering Code:

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F253SC     | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| 74F253SJ     | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F253PC     | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### Logic Symbols



#### Connection Diagram



## Unit Loading/Fan Out

| Pin Names         | Description                             | U.L.         | Input $I_{OH}/I_{OL}$  |
|-------------------|-----------------------------------------|--------------|------------------------|
|                   |                                         | HIGH/LOW     | Output $I_{OH}/I_{OL}$ |
| $I_{0a}-I_{3a}$   | Side A Data Inputs                      | 1.0/1.0      | 20 $\mu$ A/-0.6 mA     |
| $I_{0b}-I_{3b}$   | Side B Data Inputs                      | 1.0/1.0      | 20 $\mu$ A/-0.6 mA     |
| $S_0-S_1$         | Common Select Inputs                    | 1.0/1.0      | 20 $\mu$ A/-0.6 mA     |
| $\overline{OE}_a$ | Side A Output Enable Input (Active LOW) | 1.0/1.0      | 20 $\mu$ A/-0.6 mA     |
| $\overline{OE}_b$ | Side B Output Enable Input (Active LOW) | 1.0/1.0      | 20 $\mu$ A/-0.6 mA     |
| $Z_a, Z_b$        | 3-STATE Outputs                         | 150/40(33.3) | -3 mA/24 mA (20 mA)    |

## Functional Description

This device contains two identical 4-input multiplexers with 3-STATE outputs. They select two bits from four sources selected by common Select inputs ( $S_0, S_1$ ). The 4-input multiplexers have individual Output Enable ( $\overline{OE}_a, \overline{OE}_b$ ) inputs which, when HIGH, force the outputs to a high impedance (High Z) state. This device is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the two select inputs. The logic equations for the outputs are shown below:

$$Z_a = \overline{OE}_a \cdot (I_{0a} \cdot \overline{S}_1 \cdot \overline{S}_0 + I_{1a} \cdot \overline{S}_1 \cdot S_0 + I_{2a} \cdot S_1 \cdot \overline{S}_0 + I_{3a} \cdot S_1 \cdot S_0)$$

$$Z_b = \overline{OE}_b \cdot (I_{0b} \cdot \overline{S}_1 \cdot \overline{S}_0 + I_{1b} \cdot \overline{S}_1 \cdot S_0 + I_{2b} \cdot S_1 \cdot \overline{S}_0 + I_{3b} \cdot S_1 \cdot S_0)$$

If the outputs of 3-STATE devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to 3-STATE devices whose outputs are tied together are designed so that there is no overlap.

## Truth Table

| Select Inputs |       | Data Inputs |       |       |       | Output Enable   | Output         |
|---------------|-------|-------------|-------|-------|-------|-----------------|----------------|
| $S_0$         | $S_1$ | $I_0$       | $I_1$ | $I_2$ | $I_3$ | $\overline{OE}$ | $\overline{Z}$ |
| X             | X     | X           | X     | X     | X     | H               | Z              |
| L             | L     | L           | X     | X     | X     | L               | L              |
| L             | L     | H           | X     | X     | X     | L               | H              |
| H             | L     | X           | L     | X     | X     | L               | L              |
| H             | L     | X           | H     | X     | X     | L               | H              |
| L             | H     | X           | X     | L     | X     | L               | L              |
| L             | H     | X           | X     | H     | X     | L               | H              |
| H             | H     | X           | X     | X     | L     | L               | L              |
| H             | H     | X           | X     | X     | H     | L               | H              |

Address inputs  $S_0$  and  $S_1$  are common to both sections.

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

Z = High Impedance

## Logic Diagram



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

**Absolute Maximum Ratings**(Note 1)

|                                                                  |                               |
|------------------------------------------------------------------|-------------------------------|
| Storage Temperature                                              | -65°C to +150°C               |
| Ambient Temperature under Bias                                   | -55°C to +125°C               |
| Junction Temperature under Bias                                  | -55°C to +150°C               |
| $V_{CC}$ Pin Potential to Ground Pin                             | -0.5V to +7.0V                |
| Input Voltage (Note 2)                                           | -0.5V to +7.0V                |
| Input Current (Note 2)                                           | -30 mA to +5.0 mA             |
| Voltage Applied to Output<br>in HIGH State (with $V_{CC} = 0V$ ) |                               |
| Standard Output                                                  | -0.5V to $V_{CC}$             |
| 3-STATE Output                                                   | -0.5V to +5.5V                |
| Current Applied to Output<br>in LOW State (Max)                  | twice the rated $I_{OL}$ (mA) |
| ESD Last Passing Voltage (Min)                                   | 4000V                         |

**Recommended Operating Conditions**

|                              |                |
|------------------------------|----------------|
| Free Air Ambient Temperature | 0°C to +70°C   |
| Supply Voltage               | +4.5V to +5.5V |

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

**Note 2:** Either voltage limit or current limit is sufficient to protect inputs.

**DC Electrical Characteristics**

| Symbol    | Parameter                            | Min         | Typ  | Max          | Units   | $V_{CC}$ | Conditions                                        |
|-----------|--------------------------------------|-------------|------|--------------|---------|----------|---------------------------------------------------|
| $V_{IH}$  | Input HIGH Voltage                   | 2.0         |      |              | V       |          | Recognized as a HIGH Signal                       |
| $V_{IL}$  | Input LOW Voltage                    |             |      | 0.8          | V       |          | Recognized as a LOW Signal                        |
| $V_{CD}$  | Input Clamp Diode Voltage            |             |      | -1.2         | V       | Min      | $I_{IN} = -18$ mA                                 |
| $V_{OH}$  | Output HIGH Voltage<br>10% $V_{CC}$  | 2.5         |      |              | V       | Min      | $I_{OH} = -1$ mA                                  |
|           | 10% $V_{CC}$                         | 2.4         |      |              |         |          | $I_{OH} = -3$ mA                                  |
|           | 5% $V_{CC}$                          | 2.7         |      |              |         |          | $I_{OH} = -1$ mA                                  |
|           | 5% $V_{CC}$                          | 2.7         |      |              |         |          | $I_{OH} = -3$ mA                                  |
| $V_{OL}$  | Output LOW Voltage<br>10% $V_{CC}$   |             | 0.5  |              | V       | Min      | $I_{OL} = 24$ mA                                  |
| $I_{IH}$  | Input HIGH Current                   |             |      | 5.0          | $\mu$ A | Max      | $V_{IN} = 2.7V$                                   |
| $I_{BVI}$ | Input HIGH Current<br>Breakdown Test |             |      | 7.0          | $\mu$ A | Max      | $V_{IN} = 7.0V$                                   |
| $I_{CEX}$ | Output HIGH<br>Leakage Current       |             |      | 50           | $\mu$ A | Max      | $V_{OUT} = V_{CC}$                                |
| $V_{ID}$  | Input Leakage<br>Test                | 4.75        |      |              | V       | 0.0      | $I_{ID} = 1.9$ $\mu$ A<br>All Other Pins Grounded |
| $I_{OD}$  | Output Leakage<br>Circuit Current    |             |      | 3.75         | $\mu$ A | 0.0      | $V_{OD} = 150$ mV<br>All Other Pins Grounded      |
| $I_{IL}$  | Input LOW Current                    |             |      | -0.6         | mA      | Max      | $V_{IN} = 0.5V$                                   |
| $I_{OZH}$ | Output Leakage Current               |             |      | 50           | $\mu$ A | Max      | $V_{OUT} = 2.7V$                                  |
| $I_{OZL}$ | Output Leakage Current               |             |      | -50          | $\mu$ A | Max      | $V_{OUT} = 0.5V$                                  |
| $I_{OS}$  | Output Short-Circuit Current         | -60<br>-100 |      | -150<br>-225 | mA      | Max      | $V_{OUT} = 0V$<br>$V_{OUT} = 0V$                  |
| $I_{ZZ}$  | Bus Drainage Test                    |             |      | 500          | $\mu$ A | 0.0V     | $V_{OUT} = V_{CC}$                                |
| $I_{CCH}$ | Power Supply Current                 |             | 11.5 | 16           | mA      | Max      | $V_O = HIGH$                                      |
| $I_{CCL}$ | Power Supply Current                 |             | 16   | 23           | mA      | Max      | $V_O = LOW$                                       |
| $I_{CCZ}$ | Power Supply Current                 |             | 16   | 23           | mA      | Max      | $V_O = HIGH Z$                                    |

### AC Electrical Characteristics

| Symbol    | Parameter                           | $T_A = +25^\circ C$<br>$V_{CC} = 5.0V$<br>$C_L = 50 pF$ |            |             | $T_A = -55^\circ C$ to $+125^\circ C$<br>$V_{CC} = 5.0V$<br>$C_L = 50 pF$ |              | $T_A = 0^\circ C$ to $+70^\circ C$<br>$V_{CC} = 5.0V$<br>$C_L = 50 pF$ |              | Units |
|-----------|-------------------------------------|---------------------------------------------------------|------------|-------------|---------------------------------------------------------------------------|--------------|------------------------------------------------------------------------|--------------|-------|
|           |                                     | Min                                                     | Typ        | Max         | Min                                                                       | Max          | Min                                                                    | Max          |       |
| $t_{PLH}$ | Propagation Delay<br>$S_n$ to $Z_n$ | 4.5<br>3.0                                              | 8.5<br>6.5 | 11.5<br>9.0 | 3.5<br>2.5                                                                | 15.0<br>11.0 | 4.5<br>3.0                                                             | 13.0<br>10.0 | ns    |
| $t_{PHL}$ | Propagation Delay<br>$I_n$ to $Z_n$ | 3.0<br>2.5                                              | 5.5<br>4.5 | 7.0<br>6.0  | 2.5<br>2.5                                                                | 9.0<br>8.0   | 3.0<br>2.5                                                             | 8.0<br>7.0   | ns    |
| $t_{PZH}$ | Output Enable Time                  | 3.0<br>3.0                                              | 6.0<br>6.0 | 8.0<br>8.0  | 2.5<br>2.5                                                                | 10.0<br>10.0 | 3.0<br>3.0                                                             | 9.0<br>9.0   | ns    |
| $t_{PLZ}$ | Output Disable Time                 | 2.0<br>2.0                                              | 3.7<br>4.4 | 5.0<br>6.0  | 2.0<br>2.0                                                                | 6.5<br>8.0   | 2.0<br>2.0                                                             | 6.0<br>7.0   |       |

**Physical Dimensions** inches (millimeters) unless otherwise noted

## **Physical Dimensions** inches (millimeters) unless otherwise noted (Continued)



## LAND PATTERN RECOMMENDATION



DIMENSIONS ARE IN MILLIMETERS

## NOTES:

- A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.

M16DRevB1



**16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
Package Number M16D**

## 74F253 Dual 4-Input Multiplexer with 3-STATE Outputs

### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide  
Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

[www.fairchildsemi.com](http://www.fairchildsemi.com)