Ordering number: ENN6197B

Monolithic Digital IC



# **LB1927**

# Three-Phase Brushless Motor Driver for Office Automation Equipment

#### Overview

The LB1927 is a three-phase brushless motor driver well suited for drum and paper feed motors in laser printers, plain-paper copiers and other office automation equipment. Direct PWM drive allows control with low power losses. Peripheral circuitry including speed control circuit and FG amplifier is integrated, thus allows drive circuit to be constructed with a single chip.

## **Functions and Features**

- Three-phase bipolar drive (30V, 2.5A)
- Direct PWM drive technique
- Built-in diode for absorbing output lower-side kickback
- Speed discriminator and PLL speed control
- Speed lock detection output
- Built-in forward/reverse switching circuit
- Built-in protection circuitry includes current limiter, overheat protection, motor restraint protection, etc.

# **Package Dimensions**

unit: mm

#### 3147C-DIP28H



## **Specifications**

#### **Absolute Maximum Ratings at Ta = 25^{\circ}C**

| Parameter                     | Symbol             | Conditions                        | Ratings     | Unit |
|-------------------------------|--------------------|-----------------------------------|-------------|------|
| Maximum supply voltage        | Vcc max            | -I FM 60/102                      | 30          | V    |
| Maximum output current        | I <sub>O</sub> max | T ≤ 500 ms                        | 2.5         | А    |
| Allowable power dissipation 1 | Pd max 1           | IC only                           | 3           | W    |
| Allowable power dissipation 2 | Pd max 2           | With an arbitrary large heat sink | 20          | W    |
| Operating temperature         | Topr               |                                   | -20 to +80  | °C   |
| Storage temperature           | Tstg               |                                   | -55 to +150 | °C   |

#### Allowable Operating Ranges at $Ta = 25^{\circ}C$

| Parameter                        | Symbol | Conditions   | Ratings   | Unit |
|----------------------------------|--------|--------------|-----------|------|
| Power supply voltage range 1     | Vcc    |              | 9.5 to 28 | V    |
| Regulator voltage output current | IREG   | Step 7 L - L | -30 to 0  | mA   |
| LD output current                | ILD    | 50 (0)       | 0 to 15   | mA   |

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

# LB1927

# Electrical Characteristics at $Ta = 25^{\circ}C$ , Vcc = VM = 24V

|                                        |                                | 9 1111                                     |      | Ratings      |           |             |
|----------------------------------------|--------------------------------|--------------------------------------------|------|--------------|-----------|-------------|
| Parameter                              | Symbol                         | Conditions                                 | min  | typ          | max       | Unit        |
| Power supply current 1                 | Icc1                           |                                            |      | 23           | 30        | mA          |
| Power supply current 2                 | ly current 2 Icc2 In STOP mode |                                            |      | 3.5          | 5.0       | mA          |
| [Output]                               |                                |                                            |      |              |           |             |
| Output saturation voltage 1            | Vosat1                         | lo = 1.0A, Vo(SINK) + Vo(SOURCE)           |      | 2.0          | 2.5       | V           |
| Output saturation voltage 2            | Vosat2                         | Io = 2.0A, Vo(SINK) + Vo(SOURCE)           |      | 2.6          | 3.2       | V           |
| Output leak current                    | loleak                         |                                            |      |              | 100       | μΑ          |
| Lower-side diode forward voltage 1     | VD1                            | ID = -1.0A                                 |      | 1.2          | 1.5       | · V         |
| Lower-side diode forward voltage 2     | VD2                            | ID = -2.0A                                 |      | 1.5          | 2.0       | V           |
| [5V regulator voltage output]          |                                |                                            |      |              |           |             |
| Output voltage                         | VREG                           | lo = -5 mA                                 | 4.65 | 5.00         | 5.35      | V           |
| Voltage fluctuation                    | ΔVREG1                         | Vcc = 9.5 to 28V                           |      | 30           | 100       | mV          |
| Load fluctuation                       | ΔVREG2                         | lo = -5 to -20 mA                          |      | 20           | 100       | mV          |
| [Hall amplifier]                       |                                | 10 00 =0 11                                |      |              |           |             |
| Input bias current                     | IHB                            |                                            | -2   | -0.5         |           | μΑ          |
|                                        |                                |                                            |      | 0.0          | VREG      | -           |
| Common mode input voltage range        | VICM                           |                                            | 1.5  |              | -1.5      | V           |
| Hall input sensitivity                 |                                |                                            | 80   |              |           | mVp-p       |
| Hysteresis width                       | ΔVIN                           |                                            | 15   | 24           | 42        | mV          |
| Input voltage L -> H                   | VSLH                           |                                            |      | 12           |           | mV          |
| Input voltage H-> L                    | VSHL                           |                                            |      | -12          |           | mV          |
| [PWM oscillator]                       |                                |                                            |      | ,            |           |             |
| Output High level voltage              | VOH(PWM)                       |                                            | 2.5  | 2.8          | 3.1       | V           |
| Output Low level voltage               | VOL(PWM)                       |                                            | 1.2  | 1.5          | 1.8       | V           |
| Oscillator frequency                   | f(PWM)                         | C = 3900 pF                                |      | 18           |           | kHz         |
| Amplitude                              | V(PWM)                         | '                                          | 1.05 | 1.30         | 1.55      | Vp-p        |
| [CSD circuit]                          | ,                              |                                            |      |              |           |             |
| Operating voltage                      | VOH(CSD)                       |                                            | 3.6  | 3.9          | 4.2       | V           |
| External capacitance charge current    | ICHG                           |                                            | -17  | -12          | -9        | μΑ          |
| Operating time                         | T(CSD)                         | C = 10 μF Design target value              |      | 3.3          |           | S           |
| [Current limiter operation]            | .(002)                         | o to per Doolger tanget tand               |      | 0.0          |           |             |
| Limiter                                | VRF                            | V <sub>CC</sub> -VM                        | 0.45 | 0.5          | 0.55      | V           |
| [Thermal shutdown operation]           | 1                              | · · · · · · · · · · · · · · · · · · ·      | 00   | 0.0          | 0.00      | •           |
| Thermal shutdown operating temperature | TSD                            | Design target value (junction temperature) | 150  | 180          |           | °C          |
| Hysteresis width                       | ΔTSD                           | Design target value (junction temperature) | 100  | 50           |           | °C          |
| [FG amplifier]                         | A10D                           | Design target value (unblish temperature)  |      |              |           |             |
| Input offset voltage                   | VIO(FG)                        |                                            | -10  |              | +10       | mV          |
| Input bias current                     | IB(FG)                         |                                            | -1   |              | +1        | μΑ          |
| input bias current                     | , ,                            |                                            | VREG | VREG         | - ' '     | -           |
| Output High level voltage              | VOH(FG)                        | IFGO = -0.2 mA                             | -1.2 | -0.8         |           | V           |
| Output Low level voltage               | VOL(FG)                        | IFGO = 0.2 mA                              |      | 0.8          | 1.2       | V           |
| FG input sensitivity                   |                                | GAIN 100 times                             | 3    |              |           | mV          |
| Next-stage Schmitt comparator width    |                                | Design target value                        | 100  | 180          | 250       | mV          |
| Operation frequency range              |                                |                                            |      |              | 2         | kHz         |
| Open-loop gain                         |                                | f(FG) = 2 kHz                              | 45   | 51           |           | dB          |
| [Speed discriminator]                  |                                |                                            |      |              | 1         |             |
| Output High level voltage              | VOH(D)                         | IDO = -0.1 mA                              | VREG | VREG         |           | V           |
| Output Low level voltage               | VOL(D)                         | IDO = 0.1 mA                               | -1.0 | -0.7<br>0.8  | 1.1       | V           |
| Count number                           | VOL(D)                         | IDO - 0.1 IIIA                             |      | 512          | 1.1       | V           |
| [PLL output]                           |                                |                                            |      | 312          |           |             |
| [i EE Output]                          |                                |                                            | VREG | VPEC         | VREG      |             |
| Output High level voltage              | VOH(P)                         | IPO = -0.1 mA                              | -1.8 | VREG<br>-1.5 | -1.2      | V           |
| Output Low level voltage               | VOL(P)                         | IPO = 0.1 mA                               | 1.2  | 1.5          | 1.8       | V           |
| [Lock detection]                       |                                |                                            |      |              | 1         |             |
| Output Low level voltage               | VOL(LD)                        | ILD = 10 mA                                |      | 0.15         | 0.5       | V           |
| Lock range                             |                                |                                            |      | 6.25         |           | %           |
|                                        |                                | •                                          |      | Co           | ntinuad a | n next page |

# LB1927

# Continued from preceding page

| Parameter                      | Cumbal   | Conditions          |              | Ratings      |      | Unit |
|--------------------------------|----------|---------------------|--------------|--------------|------|------|
| Parameter                      | Symbol   | Conditions          | min          | typ          | max  | Unit |
| [Integrator]                   |          |                     |              |              |      |      |
| Input bias current             | IB(INT)  |                     | -0.4         |              | +0.4 | μΑ   |
| Output High level voltage      | VOH(INT) | IINTO = -0.2 mA     | VREG<br>-1.2 | VREG<br>-0.8 |      | V    |
| Output Low level voltage       | VOL(INT) | IINTO = 0.2 mA      |              | 0.8          | 1.2  | V    |
| Open-loop gain                 |          | f(INT) = 1 kHZ      | 45           | 51           |      | dB   |
| Gain bandwidth product         |          | Design target value |              | 450          |      | kHz  |
| Reference voltage              |          | Design target value | -5%          | VREG/2       | 5%   | V    |
| [Crystal oscillator]           | ·        |                     | ·            |              |      |      |
| Operating frequency range      | fOSC     |                     | 3            |              | 10   | MHz  |
| Low level pin voltage          | VOSCL    | IOSC = -0.5 mA      |              | 1.65         |      | V    |
| High level pin current         | IOSCH    | VOSC = VOSCL + 0.3V |              | 0.4          |      | mA   |
| [Start/stop pin]               |          |                     |              | '            | ·    |      |
| High level input voltage range | VIH(S/S) |                     | 3.5          |              | VREG | V    |
| Low level input voltage range  | VIL(S/S) |                     | 0            |              | 1.5  | V    |
| Input open voltage             | VIO(S/S) |                     | VREG<br>-0.5 |              | VREG | V    |
| Hysteresis width               | ΔVIN     |                     | 0.35         | 0.50         | 0.65 | V    |
| High level input current       | IIH(S/S) | V(S/S) = VREG       | -10          | 0            | 10   | μΑ   |
| Low level input current        | IIL(S/S) | V(S/S) = 0V         | -280         | -210         |      | μΑ   |
| [Forward/reverse pin]          | ,        |                     |              |              |      |      |
| High level input voltage range | VIH(F/R) |                     | 3.5          |              | VREG | V    |
| Low level input voltage range  | VIL(F/R) |                     | 0            |              | 1.5  | V    |
| Input open voltage             | VIO(F/R) |                     | VREG<br>-0.5 |              | VREG | V    |
| Hysteresis width               | ΔVIN     |                     | 0.35         | 0.50         | 0.65 | V    |
| High level input current       | IIH(F/R) | V(F/R) = VREG       | -10          | 0            | +10  | μΑ   |
| Low level input current        | IIL(F/R) | V(F/R) = 0V         | -280         | -210         |      | μΑ   |

### **Truth Table**

|   | Source       | F/R = "L" |     |     | F/R = "H" |     |     |
|---|--------------|-----------|-----|-----|-----------|-----|-----|
|   | Sink         | IN1       | IN2 | IN3 | IN1       | IN2 | IN3 |
| 1 | OUT2 -> OUT1 | Н         | L   | Н   | L         | Н   | L   |
| 2 | OUT3 -> OUT1 | Н         | L   | L   | L         | Н   | Н   |
| 3 | OUT3 -> OUT2 | Н         | Н   | L   | L         | L   | Н   |
| 4 | OUT1 -> OUT2 | L         | Н   | L   | Н         | L   | Н   |
| 5 | OUT1 -> OUT3 | L         | Н   | Н   | Н         | L   | L   |
| 6 | OUT2 -> OUT3 | L         | L   | Н   | Н         | Н   | L   |

# **Pin Assignment**





Relationship between crystal oscillator frequency fosc and FG frequency fFG is as follows.  $fFG \ (servo) = fosc/\ (ECL\ divide-by-16 \times count\ number)$  = fosc/8192

# **Equivalent Circuit Block Diagram**



# **Pin Description**

| Pin number | Pin name        | Equivalent circuit     | Pin function                                               |
|------------|-----------------|------------------------|------------------------------------------------------------|
| 28         | OUT1            | ·                      | Motor drive output pins.                                   |
| 1          | OUT2            | VCC 1 300Ω VM          | Connect a Schottky diode between these                     |
| 2          | OUT3            | 3002 VM 5              | outputs and V <sub>CC</sub> .                              |
| 3          | GND2            |                        | Output ground pin.                                         |
| 5          | VM              |                        | Output block power supply and output                       |
|            |                 |                        | current detection pin.                                     |
|            |                 | 1 (2) (28)             | Connect a resistor (Rf) between this pin and               |
|            |                 | <b>→</b> ↓ ★           | V <sub>CC</sub> to detect the output current as a voltage. |
|            |                 | <u> </u>               | The output current is limited according to the             |
|            |                 | 3) A12983              | equation I <sub>OUT</sub> = VRF/Rf.                        |
|            |                 | A12983                 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                    |
| 4          | V <sub>CC</sub> |                        | Power supply pin (except for output block)                 |
| 6          | VREG            |                        | Regulated power supply output pin (5V                      |
|            |                 | <b>₽</b>               | output)                                                    |
|            |                 |                        | Connect a capacitor (approx. 0.1 μF) between               |
|            |                 |                        | this pin and ground to stabilize the output.               |
|            |                 | 6                      |                                                            |
|            |                 |                        |                                                            |
|            |                 |                        |                                                            |
|            |                 | *                      |                                                            |
|            |                 | Ψ                      |                                                            |
|            |                 | <i>th th th</i> A12984 |                                                            |
| 7          | PWM             | VREG                   | PWM frequency setting pin.                                 |
|            |                 |                        | Connect a capacitor between this pin and                   |
|            |                 |                        | ground.                                                    |
|            |                 |                        | C = 3900 pF results in a frequency of about                |
|            |                 | 200Ω (7)               | 18 kHz.                                                    |
|            |                 |                        |                                                            |
|            |                 |                        |                                                            |
|            |                 | 777 777 777 A12985     |                                                            |
| 8          | CSD             | VREG                   | Lock protection circuit operation time                     |
|            |                 |                        | setting pin.                                               |
|            |                 |                        | Connecting a capacitor of about 10 μF                      |
|            |                 |                        | between this pin and ground results in a                   |
|            |                 | 300Ω<br>W (8)          | protection circuit operation time of about 3.3             |
|            |                 | 1kΩ \$                 | seconds.                                                   |
|            |                 |                        |                                                            |
|            |                 | т т т т т A12986       |                                                            |
| 9          | XI              | VREG                   | Quartz oscillator pins.                                    |
| 10         | XO              |                        | Connect to quartz oscillator to generate the               |
|            |                 |                        | reference clock.                                           |
|            |                 |                        | When an external clock (of several MHz) is                 |
|            |                 | <b>▼</b>               | used, the clock signal should be input via a               |
|            |                 | ▼                      | resistor of about 5.1 k $\Omega$ connected in series       |
|            |                 | ¥                      | with the XI pin. In this case, the XO pin must             |
|            |                 |                        | be left open.                                              |
|            |                 | 17 17 17 17 A12987     |                                                            |
|            |                 | /// /// /// A12987     |                                                            |

Continued on next page

# Continued from preceding page

| Pin number | Pin name  | Equivalent circuit     | Pin function                                                                                                   |
|------------|-----------|------------------------|----------------------------------------------------------------------------------------------------------------|
| 11         | INT       | VREG                   | Integrator output pin (speed control pin)                                                                      |
|            | OUT       | PWM comparator  A12988 |                                                                                                                |
| 12         | INT<br>IN | VREG 300Ω 12           | Integrator input pin.                                                                                          |
| 13         | POUT      | VREG<br>300Ω<br>13     | PLL output pin.                                                                                                |
| 14         | DOUT      | VREG 300Ω 14 A12991    | Speed discriminator output pin. Acceleration: High, Deceleration: Low                                          |
| 15         | LD        | VREG (15)  A12992      | Speed lock detection pin.  When motor rotation is within lock range (±6.25%): Low  Withstand voltage: 30V max. |

Continued on next page

# Continued from preceding page

| Pin number                       | om precedin<br>Pin name                      | Equivalent circuit                                        | Pin function                                                                                                                                                                                                               |
|----------------------------------|----------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16                               | FG                                           | VREG                                                      | FG amplifier output pin.                                                                                                                                                                                                   |
|                                  | OUT                                          | FG schmitt comparator                                     |                                                                                                                                                                                                                            |
| 17                               | FGIN-                                        | VREG                                                      | FG amplifier input pin.                                                                                                                                                                                                    |
| 18                               | FGIN+                                        | FG reset circuit 300Ω 177                                 | By connecting a capacitor (approx. 0.1 $\mu F$ ) between FGIN+ and ground, the logic circuitry is reset.                                                                                                                   |
| 19                               | S/S                                          | VREG  2kΩ  19  A12995                                     | Start/stop control pin. Start (Low): 0V to 1.5V Stop (High): 3.5V to VREG High when open. Hysteresis width: approx. 0.5V.                                                                                                  |
| 20                               | GND1                                         |                                                           | Ground pin (except for output block).                                                                                                                                                                                      |
| 22<br>21<br>24<br>23<br>26<br>25 | IN1+<br>IN1-<br>IN2+<br>IN2-<br>IN3+<br>IN3- | VREG 300Ω 300Ω 21 (23) (25) 300Ω 300Ω 22 (24) (26) A12996 | Hall input pins.  High when IN+ > IN-, Low when IN+ < IN  Hall signal should have an amplitude of at least 100 mVp-p (differential operation). When Hall signal noise is a problem, connect a capacitor between IN+ and IN |
| 27                               | F/R                                          | VREG 2kΩ 27                                               | Forward/reverse control pin. Forward (Low): 0V to 1.5V Reverse (High): 3.5V to VREG High when open. Hysteresis width: approx. 0.5V.                                                                                        |

#### **Description of the LB1927**

#### 1. Speed control circuit

The IC performs speed control through combined use of a speed discrimination circuit and PLL circuit. The speed control circuit counts FG cycles and outputs a deviation signal every 2 FG cycles. The PLL circuit outputs a phase deviation signal every FG cycle.

The FG servo frequency is determined by the following equation. The motor rotation speed is set by the number of FG pulses and the crystal oscillator frequency.

fFG (servo) = fOSC/8192

fOSC: Crystal oscillator frequency

#### 2. Output drive circuit

In order to reduce power loss at the output, the LB1927 uses the PWM drive technique. While ON, the output transistors are always saturated, and motor drive power is adjusted by varying the output ON duty ratio. Because output PWM switching is performed by the lower-side output transistor, a Schottky diode must be connected between OUT and VCC. (If the reverse recovery time of the diode is too long, a feedthrough current will flow at the instant when the lower-side transistor goes ON.) An internal diode is provided between OUT and GND. If large output current causes a problem (waveform distortion during lower-side kickback, etc.), an external rectifying diode or Schottky diode should be connected.

The output diode is integrated only on the lower side.

# 3. Current limiting circuit

The current limiting circuit limits the peak current to the value I = VRF/Rf (VRF = 0.5 V typ., Rf: current detector resistance). Current limiting is achieved by reducing the ON duty ratio of the output, which reduces the current.

# 4. Power save circuit

In order to reduce current drain in the STOP condition, the IC goes into power save mode. In this condition, bias current to most circuits is cut off, but the 5V regulator output remains active.

#### 5. Reference clock

The reference clock for speed control can be input using one of the following two methods.

#### [1] Using a crystal oscillator

When a crystal is used for oscillation, connect the crystal, capacitors, and a resistor as shown in the figure below.



C1, R1: For stable oscillation

C3: For oscillator coupling

C2: For stabilization and to prevent oscillation at upper harmonic frequencies

C4: Prevents oscillation at upper harmonic frequencies

(Reference values)

|   | Oscillator frequency (MHz) | C1 (μF) | C2 (pF) | C3 (pF) | C4 (pF) | R1 (Ω) |
|---|----------------------------|---------|---------|---------|---------|--------|
|   | 3 to 5                     | 0.1     | 15      | 47      | 10      | 330k   |
|   | 5 to 8                     | 0.1     | 10      | 47      | None    | 330k   |
| Ī | 8 to 10                    | 0.1     | 10      | 22      | None    | 330k   |

The circuit configuration and values are for reference only. The crystal oscillator's characteristics as well as the possibility of floating capacitance and noise due to layout factors must be taken into consideration when designing an actual application.

[Precautions for wiring layout design]

Since the crystal oscillator circuit operates at high frequencies, it is susceptible to the influence of floating capacitance from the circuit board. Wiring should be kept as short as possible and traces should be kept narrow.

When designing the external circuitry, pay special attention to the wiring layout between the oscillator and C3 (C2), to minimize the influence of floating capacitance. The capacitor C4 is quite effective at reducing the negative resistance (gain) at high frequencies. However, care is required to avoid excessive reduction in the negative resistance at the fundamental frequency.

#### [2] External clock input (equivalent to crystal oscillator, several MHz)

When using an external signal source instead of a crystal oscillator, the clock signal should be input from the XI pin through a resistor of about 5.1 k $\Omega$  connected to the pin in series. The XO pin should be left open. Signal input level

Low: 0 to 0.8V High: 2.5 to 5.0V

#### 6. Speed lock range

The speed clock range is  $\pm 6.25\%$  of the rated speed. When the motor rotation is within the lock range, the LD pin becomes Low (open collector output). When the motor rotation goes out of the lock range, the ON duty ratio of the motor drive output is varied according to the amount of deviation to bring the rotation back into the lock range.

#### 7. PWM frequency

The PWM frequency is determined by the capacitance connected to the PWM pin.

$$f PWM = 1/(14400 \times C)$$

PWM frequency in the range 15 to 25 kHz is desirable. The ground side of the connected capacitor must be connected to the GND1 pin with a lead that is as short as possible.

## 8. Hall input signal

The Hall input requires a signal with an amplitude of at least the hysteresis width (42 mV max.). Taking possible noise influences into consideration, an amplitude of at least 100 mV is desirable. If noise during output phase switching disrupts the output waveform, insert capacitors across the Hall signal inputs (between the + and - inputs), and position those capacitors as close as possible to the pins.

#### 9. Forward/reverse switching

Forward/reverse switching of motor rotation is carried out with the F/R pin. If this is performed while the motor is running, the following points must be observed:

- Feedthrough current during switching is handled by proper circuit design. However, the VCC voltage rise during switching (caused by momentary return of motor current to power supply) must not exceed the rated voltage (30V). If problems occur, the capacitance between VCC and GND must be increased.
- If the motor current after switching exceeds the current limiter value, the lower-side transistors go OFF but the upper-side transistors go into the short brake state, which causes a current flow. The magnitude of the current is determined by the motor counterelectromotive voltage and the coil resistance. This current may not exceed the rated current (2.5A). (Forward/reverse switching at high speed therefore is not safe.)

#### 10. Motor restraint protection circuit

To protect the IC and the motor itself when rotation is inhibited, a restraint protection circuit is provided. If the LD output is High (unlocked) for a certain interval in the start condition, the lower-side transistors are turned off. The length of the interval is determined by the capacitance at the CSD pin. A capacitance of  $10 \,\mu\text{F}$  results in a set interval of about 3.3 seconds. (Tolerance approx.  $\pm 30\%$ )

Set interval (s) 
$$\doteq 0.33 \times C (\mu F)$$

If the capacitor arrangement is subject to leak current, possible adverse effects such as setting time tolerances must be taken into consideration.

When the restraint protection circuit has been activated, the condition can only be canceled by setting the system to the stop condition or by turning the power off and on again (in the stop condition). When wishing not to use the restraint protection circuit, connect the CSD pin to ground.

If the stop time when releasing the restraint protection is short, the capacitor charge will not be fully dissipated. This in turn will cause a shorter restraint protection activation time after the motor has been restarted. The stop time should therefore be designed to be sufficiently long, using the equation shown below (also when restarting in the motor start transient state).

Stop time (ms)  $\geq 15 \times C (\mu F)$ 

#### 11. Power supply stabilization

Because this IC provides a high output current and uses a switching drive technique, power supply line fluctuations can occur easily. Therefore, a capacitor of sufficient capacitance (several ten  $\mu F$  or higher) must be connected between the  $V_{CC}$  pin and ground to assure stable operation. The ground connection of this capacitor must be connected to the GND2 pin, which is the power block ground, at a point as close as possible to the IC. If, due to problems associated with the heat sink, the (electrolytic) capacitor cannot be connected near the this pin, a ceramic capacitor of about 0.1  $\mu F$  must be connected near the pin.

Since the likelihood of power line fluctuation increases if diodes are inserted in the power supply lines to prevent destruction of the IC if power is connected with reverse polarity, a larger capacitance will be required.

## 12. VREG stabilization

A capacitor (about  $0.1~\mu F$ ) must be connected to the VREG pin (the 5 V regulator output), which functions as the control circuit power supply, for stabilization. The ground side of this capacitor must be connected to the GND1 pin with a lead that is as short as possible.

#### 13. Integrating amplifier related component values

The external components used in the integrating amplifier must be located as close as possible to the IC to minimize the circuit's susceptibility to noise. These components must be located as far as possible from the motor.

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of October, 2002. Specifications and information herein are subject to change without notice.