

# Four-Channel Sample-and-Hold Amplifier

AD684\*

#### **FEATURES**

Four Matched Sample-and-Hold Amplifiers Independent Inputs, Outputs and Control Pins 500 ns Hold Mode Settling 1 µs Maximum Acquisition Time to 0.01% Low Droop Rate: 0.01 µV/µs

Internal Hold Capacitors
75 ps Maximum Aperture Jitter
Low Power Dissipation: 430 mW

0.3" Skinny DIP Package

MIL-STD-883 Compliant Versions Available

#### PRODUCT DESCRIPTION

The AD684 is a monolithic quad sample-and-hold amplifier (SHA). It features four complete sampling channels, each controlled by an independent hold command. Each SHA is complete with an internal hold capacitor. The high accuracy SHA channels are self-contained and require no external components or adjustments. The AD684 is manufactured on a BiMOS process which provides a merger of high performance bipolar circuitry and low power CMOS logic.

The AD684 is ideal for high performance, multichannel data acquisition systems. Each SHA channel can acquire a signal in less than 1  $\mu$ s and retain the held value with a droop rate of less than 0.01  $\mu$ V/ $\mu$ s. Excellent linearity and ac performance make the AD684 an ideal front end for high speed 12- and 14-bit ADCs.

The AD684 has a self-correcting architecture that minimizes hold mode errors and insures accuracy over temperature. Each channel of the AD684 is capable of sourcing 5 mA and incorporates output short circuit protection.

The AD684 is specified for three temperature ranges. The J grade device is specified for operation from 0 to +70°C, the A grade from -40°C to +85°C and the S grade from -55°C to +125°C.

\*Protected by U.S. Patent Number 4,962,325.

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **PRODUCT HIGHLIGHTS**

- Fast acquisition time (1 μs) and low aperture jitter (75 ps)
  make the AD684 the best choice for multiple channel data
  acquisition systems.
- 2. Monolithic construction insures excellent interchannel matching in terms of timing and accuracy, as well as high reliability.
- 3. Independent inputs, outputs and sample-and-hold controls allow user flexibility in system architecture.
- 4. Low droop  $(0.01 \,\mu\text{V/}\mu\text{s})$  and internally compensated hold mode error results in superior system accuracy.
- 5. The AD684's fast settling time and low output impedance make it ideal for driving high speed analog to digital converters such as the AD578, AD674, AD7572 and the AD7672.
- 6. The AD684 is available in versions compliant with MIL-STD-883. Refer to the Analog Devices *Military Products Databook* or current AD684/883B data sheet for detailed specifications.

## $\textbf{AD684-SPECIFICATIONS} \text{ ($T_{MIN}$ to $T_{MAX}$ with $V_{CC} = +12$ V $\pm 10\%$, $V_{EE} = -12$ V $\pm 10\%$, unless otherwise noted)}$

|                                                                                                                                                                                                                     |             | AD684J                              |                         |             | AD684A                              |                              |             | AD684S                            |                         |                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------|-------------------------|-------------|-------------------------------------|------------------------------|-------------|-----------------------------------|-------------------------|---------------------------------------------------|
| Parameter                                                                                                                                                                                                           | Min         | Тур                                 | Max                     | Min         | Тур                                 | Max                          | Min         | Тур                               | Max                     | Units                                             |
| SAMPLING CHARACTERISTICS Acquisition Time 10 V Step to 0.01% 10 V Step to 0.1% Small Signal Bandwidth Full Power Bandwidth                                                                                          |             | 0.75<br>0.5<br>4<br>1               | 1.0<br>0.6              |             | 0.75<br>0.5<br>4<br>1               | 1.0<br>0.6                   |             | 0.75<br>0.5<br>4<br>1             | 1.0<br>0.6              | μs<br>μs<br>MHz<br>MHz                            |
| HOLD CHARACTERISTICS Effective Aperture Delay Aperture Jitter Hold Settling Time (to 1 mV) Droop Rate <sup>1</sup> Feedthrough $(V_{IN} = \pm 5 \text{ V}, 100 \text{ kHz})$                                        | -35         | -25<br>50<br>250<br>0.01            | -15<br>75<br>500<br>1   | -35         | -25<br>50<br>250<br>0.01            | -15<br>75<br>500<br>1        | -35         | -25<br>50<br>250<br>0.01          | -15<br>75<br>500<br>1   | ns<br>ps<br>ns<br>μV/μs<br>dB                     |
| ACCURACY CHARACTERISTICS <sup>1</sup> Hold Mode Offset Hold Mode Offset Drift Sample Mode Offset Nonlinearity Gain Error                                                                                            | -4          | $-1$ 10 50 $\pm 0.002$ $\pm 0.03$   | +3 200 ±0.003 ±0.05     | -4          | 1<br>10<br>50<br>±0.002<br>±0.03    | +3<br>200<br>±0.003<br>±0.05 | -4          | $-1$ 10 50 $\pm 0.003$ $\pm 0.03$ | +3 200 ±0.005 ±0.05     | mV<br>μV/°C<br>mV<br>% FS<br>% FS                 |
| INTERCHANNEL CHARACTERISTICS Interchannel Isolation $(V_{\rm IN} = \pm 5 \ V, \ 100 \ kHz)$ Interchannel Aperture Offset Interchannel Offset                                                                        | 80          | 86<br>150<br>0.4                    | 300<br>1.5              | 80          | 86<br>150<br>0.4                    | 300<br><b>2.0</b>            | 80          | 86<br>150<br>0.4                  | 300<br>2.0              | dB<br>ps<br>mV                                    |
| OUTPUT CHARACTERISTICS Output Drive Current <sup>2</sup> Output Resistance, dc Total Output Noise (dc to 5 MHz) Sampled dc Uncertainty Hold Mode Noise (dc to 5 MHz) Short Circuit Current <sup>3</sup> Source Sink | -5          | 0.3<br>150<br>85<br>125<br>20<br>10 | +5<br>0.5               | -5          | 0.3<br>150<br>85<br>125<br>20<br>10 | +5<br>0.5                    | <b>-</b> 5  | 0.3<br>150<br>85<br>125<br>20     | +5<br>0.5               | mA<br>Ω<br>μV rms<br>μV rms<br>μV rms<br>mA<br>mA |
| INPUT CHARACTERISTICS Input Voltage Range Bias Current <sup>4</sup> Input Impedance Input Capacitance                                                                                                               | -5          | 100<br>50<br>2                      | +5<br><b>250</b><br>400 | -5          | 100<br>50<br>2                      | +5<br><b>250</b><br>500      | <b>-</b> 5  | 100<br>50<br>2                    | +5<br><b>250</b><br>500 | V<br>nA<br>nA<br>MΩ<br>pF                         |
| DIGITAL CHARACTERISTICS Input Voltage Low Input Voltage High Input Current $(V_{IN} = 5 V)$                                                                                                                         | 2.0         | 2                                   | 0.8                     | 2.0         | 2                                   | 0.8                          | 2.0         | 2                                 | 0.8                     | V<br>V<br>μA                                      |
| POWER SUPPLY CHARACTERISTICS Operating Voltage Range (V <sub>CC</sub> , V <sub>EE</sub> ) Supply Current +PSRR -PSRR Power Consumption                                                                              | ±10.8 65 60 | ±12<br>18<br>70<br>65<br>430        | ±13.2<br>25             | ±10.8 65 60 | ±12<br>18<br>70<br>65<br>430        | ±13.2<br>25                  | ±10.8 65 60 | ±12<br>18<br>70<br>65<br>430      | ±13.2<br><b>26</b>      | V<br>mA<br>dB<br>dB<br>mW                         |
| TEMPERATURE RANGE<br>Specified Performance                                                                                                                                                                          | 0           |                                     | +70                     | -40         |                                     | +85                          | -55         |                                   | +125                    | °C                                                |
| PACKAGE OPTIONS<br>16-Pin Cerdip (Q)                                                                                                                                                                                |             | AD684JQ                             |                         |             | AD684AQ                             |                              | A           | D684SQ                            |                         |                                                   |

<sup>&</sup>lt;sup>2</sup>Maximum current the AD684 can source (or sink). Testing guarantees that the accuracy of the held signal remains within 2.5 mV of its initial value.

 $<sup>^3\</sup>mbox{The}$  output is protected for a short circuit to common,  $\mbox{V}_{\mbox{CC}}$  and  $\mbox{V}_{\mbox{EE}}$  .

<sup>&</sup>lt;sup>4</sup>V<sub>CC</sub> and V<sub>EE</sub> at nominal voltage levels.

Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units.

Specifications subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS\*

| •                            | With       |        |      |      |
|------------------------------|------------|--------|------|------|
| Spec                         | Respect to | Min    | Max  | Unit |
| $V_{CC}$                     | Common     | -0.3   | +15  | V    |
| $V_{EE}$                     | Common     | -15    | +0.3 | V    |
| Control Inputs               | Common     | -0.5   | +7   | V    |
| Analog Inputs                | Common     | -12    | +12  | V    |
| Output Short Circuit to      |            |        |      |      |
| Ground, $V_{CC}$ or $V_{EE}$ |            | Indefi | nite |      |
| Max Junction                 |            |        |      |      |
| Temperature                  |            |        | +175 | °C   |
| Storage                      |            | -65    | +150 | °C   |
| Lead Temperature             |            |        |      |      |
| (10 sec max)                 |            |        | +300 | °C   |
| Power Dissipation            |            |        | 640  | mW   |

<sup>\*</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied.

#### PIN CONFIGURATION



#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD684 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package<br>Option <sup>2</sup> |
|--------------------|-------------------|--------------------------------|
| AD684JQ            | 0 to +70°C        | Q-16                           |
| AD684AQ            | -40°C to +85°C    | Q-16                           |
| AD684SQ            | -55°C to +125°C   | Q-16                           |

#### NOTES

<sup>1</sup>For details on grade and package offerings screened in accordance with MIL-STD-883, refer to the Analog Devices Military Products Databook or current AD684/883B data sheet.

 $^{2}Q = Cerdip.$ 

## **AD684-Typical Characteristics**







Interchannel Isolation vs. Frequency

Power Supply Rejection Ratio vs. Frequency

Droop Rate vs. Temperature,  $V_{IN}$ = 0 V







Effective Aperture Delay vs. Frequency

Bias Current vs. Input Voltage

Supply Current vs. Temperature







Acquisition Time (to 0.01 %) vs. Input Step Size

#### **DEFINITIONS OF SPECIFICATIONS**

**Acquisition Time** — The length of time that the SHA must remain in the sample mode in order to acquire a full-scale input step to a given level of accuracy.

**Small Signal Bandwidth** — The frequency at which the held output amplitude is 3 dB below the input amplitude, under an input condition of a 100 mV p-p sine wave.

**Full Power Bandwidth** — The frequency at which the held output amplitude is 3 dB below the input amplitude, under an input condition of a 10 V p-p sine wave.

Effective Aperture Delay — The difference between the switch delay and the analog delay of the SHA channel. A negative number indicates that the analog portion of the overall delay is greater than the switch portion. This effective delay represents the point in time, relative to the hold command, that the input signal will be sampled.

**Aperture Jitter** — The variations in aperture delay for successive samples. Aperture jitter puts an upper limit on the maximum frequency that can be accurately sampled.

**Hold Settling Time** —The time required for the output to settle to within a specified level of accuracy of its final held value after the hold command has been given.

**Droop Rate** — The drift in output voltage while in the hold mode.

**Feedthrough** — The attenuated version of a changing input signal that appears at the output when the SHA is in the hold made.

**Hold Mode Offset** — The difference between the input signal and the held output. This offset term applies only in the hold mode and includes the error caused by charge injection and all other internal offsets. It is specified for an input of 0 V.

**Tracking Mode Offset** — The difference between the input and output signals when the SHA is in the track mode.

**Nonlinearity** — The deviation from a straight line on a plot of input vs. (held) output as referenced to a straight line drawn between endpoints, over an input range of –5 V and +5 V.

**Gain Error** — Deviation from a gain of +1 on the transfer function of input vs. held output.

**Interchannel Isolation** — The level of crosstalk between adjacent channels while in the sample (track) mode with a full scale 100 kHz input signal.

Interchannel Aperture Offset — The variation in aperture time between the four channels for a simultaneous hold command

**Differential Offset** — The difference in hold mode offset between the four SHA channels.

**Power Supply Rejection Ratio** — A measure of change in the held output voltage for a specified change in the positive or negative supply.

**Sampled dc Uncertainty** — The internal rms SHA noise that is sampled onto the hold capacitor.

**Hold Mode Noise** — The rms noise at the output of the SHA while in the hold mode, specified over a given bandwidth.

**Total Output Noise** — The total rms noise that is seen at the output of the SHA while in the hold mode. It is the rms summation of the sampled dc uncertainty and the hold mode noise.

**Output Drive Current** — The maximum current the SHA can source (or sink) while maintaining a change in hold mode offset of less than 2.5 mV.

#### **FUNCTIONAL DESCRIPTION**

The AD684 is a complete quad sample-and-hold amplifier that provides high speed sampling to 12-bit accuracy in less than  $1 \mu s$ .

The AD684 is completely self-contained, including on-chip hold capacitors, and requires no external components or adjustments to perform the sampling function. Each SHA channel can operate independently, having its own input, output and sample/hold command. Both inputs and outputs are treated as single ended signals, referred to common.

The AD684 utilizes a proprietary circuit design which includes a self-correcting architecture. This sample-and-hold circuit corrects for internal errors after the hold command has been given, by compensating for amplifier gain and offset errors, and charge injection errors. Due to the nature of the design, the SHA output in the sample mode is not intended to provide an accurate representation of the input. However, in hold mode, the internal circuitry is reconfigured to produce an accurately held version of the input signal. To the right is a block diagram of the AD684.



Functional Block Diagram

### **AD684**

#### **DYNAMIC PERFORMANCE**

The AD684 is compatible with 12-bit A-to-D converters in terms of both accuracy and speed. The fast acquisition time, fast hold settling time and good output drive capability allow the AD684 to be used with high speed, high resolution A-to-D converters like the AD674 and AD7672. The AD684's fast acquisition time provides high throughput rates for multichannel data acquisition systems. Typically, the sample and hold can acquire a 10 V step in less than 750 ns. Figure 1 shows the settling accuracy as a function of acquisition time.



Figure 1. V<sub>OUT</sub> Settling vs. Acquisition Time

The hold settling determines the required time, after the hold command is given, for the output to settle to its final specified accuracy. The typical settling behavior of the AD684 is shown in Figure 2. The settling time of the AD684 is sufficiently fast to allow the SHA, in most cases, to directly drive an A-to-D converter without the need for an added "start convert" delay.



Figure 2. Typical AD684 Hold Mode

#### HOLD MODE OFFSET

The dc accuracy of the AD684 is determined primarily by the hold mode offset. The hold mode offset refers to the difference between the final held output voltage and the input signal at the time the hold command is given. The hold mode offset arises from a voltage error introduced onto the hold capacitor by charge injection of the internal switches. The nominal hold mode offset is specified for a 0 V input condition. Over the input range of –5 V to +5 V, the AD684 is also characterized for an effective gain error and nonlinearity of the held value, as shown in Figure 3. As indicated by the AD684 specifications, the hold mode offset is very well matched between channels and stable over temperature.



Figure 3. Hold Mode Offset, Gain Error and Nonlinearity

For applications where it is important to obtain zero offset, the hold mode offset may be nulled externally at the input to the A-to-D converter. Adjustment of the offset may be accomplished through the A-to-D itself or by an external amplifier with offset nulling capability (e.g., AD711). Only a single adjustment of the offset is necessary for the four SHA channels as a result of the excellent matching among them. The offset will change less than 0.5 mV over the specified temperature range.

## SUPPLY DECOUPLING AND GROUNDING CONSIDERATIONS

As with any high speed, high resolution data acquisition system, the power supplies should be well regulated and free from excessive high frequency noise (ripple). The supply connection to the AD684 should also be capable of delivering transient currents to the device. To achieve the specified accuracy and dynamic performance, decoupling capacitors must be placed directly at both the positive and negative supply pins to common. Ceramic type 0.1  $\mu F$  capacitors should be connected from  $V_{\rm CC}$  and  $V_{\rm EE}$  to common.



Figure 4. Basic Grounding and Decoupling Diagram

The AD684 does not provide separate analog and digital ground leads as is the case with most A-to-D converters. The common pin is the single ground terminal for the device. It is the reference point for the sampled input voltage and the held output voltage and also the digital ground return path. The common pin should be connected to the reference (analog) ground of the A-to-D converter with a separate ground lead. Since the analog and digital grounds in the 684 are connected internally, the common pin should also be connected to the digital ground, which is usually tied to analog common at the A-to-D converter. Figure 4 illustrates the recommended decoupling and grounding practice.

#### NOISE CHARACTERISTICS

Designers of data conversion circuits must also consider the effect of noise sources on the accuracy for the data acquisition system. A sample-and-hold amplifier that precedes the A-to-D converter introduces some noise and represents another source of uncertainty in the conversion process. The noise from the AD684 is specified as the total output noise, which includes both the sampled wideband noise of the SHA in addition to the band limited output noise. The total output noise is the rms sum of the sampled dc uncertainty and the hold mode noise. A plot of the total output noise vs. the equivalent input bandwidth of the converter being used is given in Figure 5.



Figure 5. RMS Noise vs. Input Bandwidth of ADC

#### **DRIVING THE ANALOG INPUTS**

For best performance, it is important to drive the AD684 analog inputs from a low impedance signal source. This enhances the sampling accuracy by minimizing the analog and digital crosstalk. Signals which come from higher impedance sources (e.g., over 5k ohms) will have a relatively higher level of crosstalk. For applications where signals have high source impedance, an operational amplifier buffer in front of the AD684 is required. The AD713 (precision quad BiFET op amp) is recommended for these applications.

#### HIGH FREQUENCY SAMPLING

Aperture jitter and distortion are the primary factors which limit frequency domain performance of a sample-and-hold amplifier. Aperture jitter modulates the phase of the hold command and produces an effective noise on the sampled analog input. The magnitude of the jitter induced noise is directly related to the frequency of the input signal.

A graph showing the magnitude of the jitter induced error vs. frequency of the input signal is given in Figure 6.

The accuracy in sampling high frequency signals is also constrained by the distortion and noise created by the sample-and-hold. The level of distortion increases with frequency and reduces the "effective number of bits" of the conversion.

Measurements of Figures 7 and 8 were made using a 14-bit A-to-D converter with  $V_{\rm IN}$  = 10 V p-p and a sample frequency of 100 kSPS.



Figure 6. Error Magnitude vs. Frequency



Figure 7. Total Harmonic Distortion vs. Frequency



Figure 8. Signal/(Noise and Distortion) vs. Frequency

### **AD684**

#### DATA ACQUISITION APPLICATIONS

Figure 9 shows a typical data acquisition circuit using the AD684 and the high speed 12-bit A-to-D converter, the AD7672. Four input signals are simultaneously sampled by the AD684 as the  $\overline{\text{HOLD}}$  command is given. One of the four held

outputs is selected by the ADG201, quad CMOS switch, and buffered by the AD711. The AD588 provides the reference voltage with switches A-B and C-D selecting a –5 V to +5 V or 0 to +5 V input range.



Figure 9. Data Acquisition System Using the AD684 and the AD7672

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### Q-16 16-Lead Cerdip

