



## CompactPCI® Backplane Interface

### Features

- CompactPCI® standards compliant
- Allows CompactPCI System Cards to be used in any Slot
- Provides termination for up to ten channels
- Provides a series switch in each channel
- Supports hot-swap capability
- Very low capacitance load on each line
- Industrial temperature range
- 28-pin TSSOP package

### Applications

- Redundant System CompactPCI® cards
- Hot-swap CompactPCI cards
- Industrial PCs
- Telecom/Datacom equipment
- Instrumentation
- Computer Telephony
- Real-time machine control

### Product Description

The CMCPCI102B is a 10-channel backplane interface/termination IC specifically designed for CompactPCI redundant system-slot cards. The CMCPCI102B allows CompactPCI boards to interface to the backplane and provides the versatility to use system cards in any slot (system or peripheral). Per the CompactPCI specification, the CMCPCI102B provides a  $10\Omega$  termination resistor for each channel to terminate the transmission line stub on the board. An integral series switch and associated control signal (SW\_EN) permits connection/disconnection of the channel, so that the device side of the circuit may be isolated from the backplane side.

The CompactPCI standard requires system boards to be hot-swappable. To accommodate this requirement, the CMCPCI102B features a switched  $10k\Omega$  resistor connected to the 1V Precharge Supply Voltage. If the precharge enable pin (P\_EN) is asserted, then the  $10k\Omega$  pull-up resistors are connected to precharge the circuits.

In addition, a system board requirement mandates either a  $1.0k\Omega$  pull-up resistor or a  $2.7k\Omega$  resistor connected to VIO. CompactPCI slot cards must work in either 3.3V or 5V systems, hence the need for both  $2.7k\Omega$  and  $1k\Omega$  resistors. If the 3\_EN pin is logic high, the  $2.7k\Omega$  resistor is used as the pull-up. If the 5\_EN pin is logic high, the  $1k\Omega$  resistor is used.

The CMCPCI102B integrates all these functions in a low-profile 28-pin TSSOP package.

### Simplified Electrical Schematic

For all Enable signals:  
Logic 0 = switch open  
Logic 1 = switch closed

\*One of 10 parallel channels is shown.





## PACKAGE / PINOUT DIAGRAM

Top View



28-pin TSSOP

Note: This drawing is not to scale.

## PIN DESCRIPTIONS

| PIN(S) | NAME     | DESCRIPTION                                                                                                                                                                                                                                       |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-5    | A1 - A5  | The backplane-side input signals for channels 1 through 5, respectively.                                                                                                                                                                          |
| 10-14  | A6 - A10 | The backplane-side input signals for channels 6 through 10, respectively.                                                                                                                                                                         |
| 24-28  | B1 - B5  | The device-side connection for channels 1 through 5, respectively.                                                                                                                                                                                |
| 15-19  | B6 - B10 | The device-side connection for channels 6 through 10, respectively.                                                                                                                                                                               |
| 6      | 1V       | A precharge supply voltage input for all channels. This voltage can be less than or equal to VIO.                                                                                                                                                 |
| 7      | P_EN     | The precharge enable input which controls the precharge pull-up resistors. When this active high control signal is set to '1', the precharge of all channels is enabled.                                                                          |
| 8      | GND      | The ground voltage reference for the CMCPCI102B.                                                                                                                                                                                                  |
| 9      | CAP      | A capacitor must be placed from this pin to GND. The recommended value is 0.01 $\mu$ F, 16V.                                                                                                                                                      |
| 20     | SW_EN    | The series switch enable input. When this active high control signal is set to '1', the series switch between the channel's backplane-side terminal and device-side terminal is closed. When this signal is cleared to '0', the switch is open.   |
| 21     | 3_EN     | The enable signal for the device-side channel pull-up mechanism when 3.3V is the supply voltage. When this active high control signal is set to '1', the 2.7k $\Omega$ pull-up resistor which pulls up the channel to the supply rail is engaged. |
| 22     | 5_EN     | The enable signal for the device-side channel pull-up mechanism when 5V is the supply voltage. When this active high control signal is set to '1', the 1k $\Omega$ pull-up resistor which pulls up the channel to the supply rail is engaged.     |
| 23     | VIO      | The positive supply voltage for the CMCPCI102B. Either 3.3V or 5V may be used.                                                                                                                                                                    |



## Ordering Information

| PART NUMBERING INFORMATION |         |                                   |              |
|----------------------------|---------|-----------------------------------|--------------|
| Pins                       | Package | Ordering Part Number <sup>1</sup> | Part Marking |
| 28                         | TSSOP   | CMCPCI102BT                       | CPCI102B     |

Note 1: Parts are shipped in Tape & Reel form unless otherwise specified.

## Specifications

| ABSOLUTE MAXIMUM RATINGS                                                          |                                                             |             |
|-----------------------------------------------------------------------------------|-------------------------------------------------------------|-------------|
| PARAMETER                                                                         | RATING                                                      | UNITS       |
| VIO (supply voltage)                                                              | -0.5 to +6                                                  | V           |
| Pin Voltages<br>1V, P_EN, 3_EN, 5_EN, SW_EN<br>A1-A10<br>B1-B10                   | -0.5 to (VIO+0.5)<br>-0.5 to (VIO+0.5)<br>-0.5 to (VIO+0.5) | V<br>V<br>V |
| ESD Withstand Voltage<br>Human Body Model, MIL-STD-883D, Method 3015 (Notes 1, 2) | $\pm 2$                                                     | kV          |
| Storage Temperature Range                                                         | -65 to +150                                                 | °C          |
| Operating Temperature Range (Ambient)                                             | -40 to +85                                                  | °C          |
| DC Power per Resistor                                                             | 62                                                          | mW          |
| Package Power Rating                                                              | 1                                                           | W           |

Note 1: ESD is applied to input / output pins with respect to GND, one at a time; unused pins are left open.

Note 2: This parameter guaranteed by design.

| STANDARD OPERATING CONDITIONS                                   |                                  |             |
|-----------------------------------------------------------------|----------------------------------|-------------|
| PARAMETER                                                       | RATING                           | UNITS       |
| VIO (supply voltage)                                            | 3 to 5.5                         | V           |
| Pin Voltages<br>P_EN, 3_EN, 5_EN, SW_EN, 1V<br>A1-A10<br>B1-B10 | 0 to VIO<br>0 to VIO<br>0 to VIO | V<br>V<br>V |
| Ambient Operating Temperature Range                             | -40 to +85                       | °C          |



## Specifications (Cont'd)

| ELECTRICAL OPERATING CHARACTERISTICS |                                                                                                         |                                                                          |      |                    |                    |                        |
|--------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|--------------------|--------------------|------------------------|
| SYMBOL                               | PARAMETER                                                                                               | CONDITIONS                                                               | MIN  | TYP                | MAX                | UNITS                  |
| $R_{S1}$                             | Series Resistance through $R_S$                                                                         | A to B; switch $SW_S$ closed;<br>$T_A=25^\circ C$                        | 5    | 10                 | 15                 | $\Omega$               |
| $R_{S2}$                             | Series Resistance through $R_S$                                                                         | A to B; switch $SW_S$ open;<br>$T_A=25^\circ C$                          | 1    |                    |                    | $M\Omega$              |
| $R_{PU1}$                            | Resistance of $R_{PU1}$ pull-up                                                                         | $T_A=25^\circ C$                                                         | 9.5  |                    | 18                 | $k\Omega$              |
| $TOL_{RPU2}$<br>$TOL_{RPU3}$         | Resistance Tolerance<br>( $R_{PU2}$ and $R_{PU3}$ )                                                     | $T_A=25^\circ C$                                                         |      |                    | $\pm 5$            | %                      |
| $TCR_{PU}$                           | Temperature Coefficient of<br>Resistance ( $R_{PU1}$ , $R_{PU2}$ , $R_{PU3}$ )                          |                                                                          |      | -100               |                    | $ppm/\text{ }^\circ C$ |
| $C_1$                                | Capacitance on backplane side<br>(A side) of series resistor $R_S$                                      | Measured @ 66MHz,<br>0VDC, $SW\_EN=0V$ ; Note 1                          |      | 1.9                |                    | $pF$                   |
| $C_2$                                | Capacitance on device side (B<br>side) of series resistor $R_S$ and<br>series switch $SW_S$             | Measured @ 66MHz,<br>0VDC, $VIO=5V$ , $5\_EN=5V$<br>$SW\_EN=0V$ ; Note 1 |      | 4.2                |                    | $pF$                   |
| $V_{IL}$                             | Logic Low Input Voltage to $P\_EN$ ,<br>$3\_EN$ , $5\_EN$ , $SW\_EN$                                    |                                                                          | -0.5 |                    | $[VIO] \times 0.3$ | V                      |
| $V_{IH}$                             | Logic High Input Voltage to $P\_EN$ ,<br>$3\_EN$ , $5\_EN$ , $SW\_EN$                                   |                                                                          |      | $[VIO] \times 0.7$ | $[VIO] + 0.5$      | V                      |
| $I_{LEAK}$                           | Leakage Current into $P\_EN$ , $3\_EN$ ,<br>$5\_EN$ , $SW\_EN$                                          | $GND < V < VIO$                                                          |      | $\pm 1$            | $\pm 10$           | $\mu A$                |
| $I_{GND}$                            | Supply Current for internal circuits<br>(measured at GND pin)                                           |                                                                          |      | 0.25               | 1                  | mA                     |
| $t_{PLH}$                            | Switch $SW_S$ closure delay from the<br>low-to-high transition of $SW\_EN$                              | Note 1, 'CAP' pin capaci-<br>tor=0.01 $\mu F$                            |      | 14                 |                    | ms                     |
| $t_{PHL}$                            | Switch $SW_S$ delay from the high-to-<br>low transition of $SW\_EN$                                     | Note 1, 'CAP' pin capaci-<br>tor=0.01 $\mu F$                            |      | 12                 |                    | $\mu s$                |
| $t_{PPU}$                            | Propagation delay for pull-up<br>switches $SW_{PU1}$ , $SW_{PU2}$ , and<br>$SW_{PU3}$ , all transitions | Note 1                                                                   |      |                    | 10                 | ns                     |

Note 1: This parameter is guaranteed by design; it is not tested 100%.



## Performance Information

### Resistance Variation with Input Voltage

The series resistance  $R_S$  varies with input voltage and supply voltage, as shown in Figure 1.



Figure 1. Resistance Variation vs. Input Voltage

### Resistance Variation with Temperature

The series resistance  $R_S$  also varies with temperature, as shown in Figure 2.



Figure 2. Resistance Variation vs. Temperature

### CAP Pin Capacitance

Some external capacitance is necessary to prevent the voltage on the CAP pin from falling during sustained data transfers through the device. This ensures that the logic 1 level does not degrade.

The time required to open and close the series switch, SWs, varies according to how much capacitance is present on the CAP pin.

The minimum usable value is 200pF, placed close to the pins. A 0.01uF, 16V capacitor is recommended. See Figure 3 and Figure 4 for variation of switch on/off times vs. capacitance.



Figure 3. Switch ON Time vs. CAP Capacitor Value



Figure 4. Switch OFF Time vs. CAP Capacitor Value



## Performance Information (cont'd)

### Capacitance Variation with Frequency

The A-side and B-side capacitances,  $C_1$  and  $C_2$ , will vary with frequency. The backplane capacitance,  $C_1$ , is very linear over a wide frequency range. Figure 5

shows a plot of input line A3 (pin 3), measured with SW\_EN=0V and VIO=5V.



Figure 5.  $C_1$  (Backplane-side) Capacitance Variation vs. Frequency

The CompactPCI device side of the CMCPCI102B has a fairly low capacitance ( $C_2$ ) at 66MHz, but it is higher at lower frequencies.

Figure 6 shows a plot of output line B3 (pin 26), measured at the worst-case (for capacitance) conditions of SW\_EN=0V, 5\_EN=0V, 3\_EN=0V and VIO=5V.

The increased capacitance at low frequencies is due to the parasitic capacitance of the switches connected to the pull-up resistors. At high frequencies, this parasitic capacitance is decoupled by the pull-up resistors.



Figure 6.  $C_2$  (Device-side) Capacitance Variation vs. Frequency



## Application Information

### Board Layout Recommendations

The CMCPCI102B devices should be located on the board as close as possible to the CompactPCI connector. Whether a signal is terminated or not depends upon application, as shown in the following table:

| SIGNAL(S)                            | SYSTEM SLOT BOARDS |           |
|--------------------------------------|--------------------|-----------|
|                                      | 32-Bit             | 64-Bit    |
| AD0-AD31                             | terminate          | terminate |
| C/BE0#-C/BE3#                        | terminate          | terminate |
| PAR                                  | terminate          | terminate |
| FRAME#                               | terminate          | terminate |
| IRDY#                                | terminate          | terminate |
| TRDY#                                | terminate          | terminate |
| STOP#                                | terminate          | terminate |
| LOCK#                                | terminate          | terminate |
| DEVSEL#                              | terminate          | terminate |
| PERR#                                | terminate          | terminate |
| SERR#                                | terminate          | terminate |
| RST#                                 | terminate          | terminate |
| REQ64#                               | terminate          | terminate |
| ACK64#                               | terminate          | terminate |
| INTA#, INTB#, INTC#, INTD# (if used) | terminate          | terminate |
| AD32-AD63                            | N/A                | terminate |
| C/BE4#-C/BE7                         | N/A                | terminate |
| PAR64                                | N/A                | terminate |

Figure 7 shows a 64-bit system board connection between the CMCPCI102B termination and the CompactPCI 5-row connector (2 mm pitch) labeled A to E (row F is Ground). The System slot should have signal lengths not exceeding 63.5 mm (2.5 inches). To minimize trace length, it is recommended that the CMCPCI102Bs be placed on alternate sides of the PC board. The configuration shown illustrates a fully-terminated 64-bit board utilizing 10 CMCPCI102B devices. Some applications (e.g. 32-bit boards) do not require all lines to be terminated, per the above table.

The CMCPCI102B resistors have a very low TCR (typically -100ppm/°C) so that resistance will not fluctuate over temperature. Buffers are implemented on P\_EN, 5\_EN and 3\_EN inputs to ensure that switches turn on and off completely.

A typical system slot card may use 10 CMCPCI102B devices to replace 10 10-bit FET bus switches and 76 4-resistor packs (0805 form factor), thus providing significant reduction in both component count and assembly costs. At the same time this highly integrated solution improves reliability and manufacturing efficiency, saves board area for space-critical designs, and satisfies CompactPCI height requirements.



Figure 7. Schematic for 64-bit System Board



## Mechanical Details

### TSSOP Mechanical Specifications

CMCPCI102B devices are packaged in 28-pin TSSOP packages. Dimensions are presented below.

For complete information on the TSSOP-28 package, see the California Micro Devices TSSOP Package Information document.

| PACKAGE DIMENSIONS                 |             |      |            |        |
|------------------------------------|-------------|------|------------|--------|
| Package                            | TSSOP       |      |            |        |
| Pins                               | 28          |      |            |        |
| Dimensions                         | Millimeters |      | Inches     |        |
|                                    | Min         | Max  | Min        | Max    |
| <b>A</b>                           | —           | 1.10 | —          | 0.0433 |
| <b>A1</b>                          | 0.05        | 0.15 | 0.002      | 0.006  |
| <b>B</b>                           | 0.19        | 0.30 | 0.0075     | 0.0118 |
| <b>C</b>                           | 0.09        | 0.20 | 0.0035     | 0.0079 |
| <b>D</b>                           | 9.60        | 9.80 | 0.378      | 0.386  |
| <b>E</b>                           | 4.30        | 4.50 | 0.169      | 0.177  |
| <b>e</b>                           | 0.65 BSC    |      | 0.0256 BSC |        |
| <b>H</b>                           | 6.25        | 6.50 | 0.246      | 0.256  |
| <b>L</b>                           | 0.50        | 0.70 | 0.020      | 0.028  |
| <b># per tube</b>                  | 50 pieces*  |      |            |        |
| <b># per tape and reel</b>         | 2500 pieces |      |            |        |
| Controlling dimension: millimeters |             |      |            |        |

\* This is an approximate number which may vary.



Package Dimensions for TSSOP-28