

January 2000 Revised October 2001

# 74LVT16646 • 74LVTH16646 Low Voltage 16-Bit Transceiver/Register with 3-STATE Outputs

### **General Description**

The LVT16646 and LVTH16646 contains sixteen non-inverting bidirectional registered bus transceivers providing multiplexed transmission of data directly from the input bus or from the internal storage registers. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The DIR inputs determine the direction of data flow through the device. The CPAB and CPBA inputs load data into the registers on the LOW-to-HIGH transition (see Functional Description).

The LVTH16646 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

These transceivers are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT16646 and LVTH16646 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining low power dissipation.

#### **Features**

- $\blacksquare$  Input and output interface capability to systems at 5V  $V_{CC}$
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH16646)
- Also available without bushold feature (74LVT16646)
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs source/sink -32 mA/+64 mA
- Latch-up conforms to JEDEC JED78
- ESD performance:

Human-body model > 2000V Machine model > 200V

Charged-device model > 1000V

## **Ordering Code:**

| Order Number                   | Package Number | Package Description                                                         |
|--------------------------------|----------------|-----------------------------------------------------------------------------|
| 74LVT16646MEA<br>(Preliminary) | MS56A          | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |
| 74LVT16646MTD<br>(Preliminary) | MTD56          | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |
| 74LVTH16646MEA                 | MS56A          | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |
| 74LVTH16646MTD                 | MTD56          | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code

# **Logic Symbol**





# **Connection Diagram**



# **Pin Descriptions**

| Pin Names                             | Description                            |
|---------------------------------------|----------------------------------------|
| A <sub>0</sub> -A <sub>15</sub>       | Data Register A Inputs/3-STATE Outputs |
| B <sub>0</sub> -B <sub>15</sub>       | Data Register B Inputs/3-STATE Outputs |
| CPAB <sub>n</sub> , CPBA <sub>n</sub> | Clock Pulse Inputs                     |
| SAB <sub>n</sub> , SBA <sub>n</sub>   | Select Inputs                          |
| $\overline{OE}_1, \overline{OE}_2$    | Output Enable Inputs                   |
| DIR <sub>n</sub>                      | Direction Control Inputs               |

# **Truth Table**

(Note 1)

|                 |                  | Inp               | uts               |                  |                  | Data             | a I/O            | Outmat Outmation Made                                                  |
|-----------------|------------------|-------------------|-------------------|------------------|------------------|------------------|------------------|------------------------------------------------------------------------|
| OE <sub>1</sub> | DIR <sub>1</sub> | CPAB <sub>1</sub> | CPBA <sub>1</sub> | SAB <sub>1</sub> | SBA <sub>1</sub> | A <sub>0-7</sub> | B <sub>0-7</sub> | Output Operation Mode                                                  |
| Н               | Х                | H or L            | H or L            | Х                | Х                |                  |                  | Isolation                                                              |
| Н               | X                | ~                 | Χ                 | X                | Χ                | Input            | Input            | Clock A <sub>n</sub> Data into A Register                              |
| Н               | X                | X                 | ~                 | X                | X                |                  |                  | Clock B <sub>n</sub> Data Into B Register                              |
| L               | Н                | Х                 | Х                 | L                | Х                |                  |                  | A <sub>n</sub> to B <sub>n</sub> —Real Time (Transparent Mode)         |
| L               | Н                | ~                 | X                 | L                | Χ                | Input            | Output           | Clock A <sub>n</sub> Data to A Register                                |
| L               | Н                | H or L            | X                 | Н                | Χ                |                  |                  | A Register to B <sub>n</sub> (Stored Mode)                             |
| L               | Н                | ~                 | Χ                 | Н                | X                |                  |                  | Clock A <sub>n</sub> Data into A Register and Output to B <sub>n</sub> |
| L               | L                | Х                 | Х                 | X                | L                |                  |                  | B <sub>n</sub> to A <sub>n</sub> —Real Time (Transparent Mode)         |
| L               | L                | X                 | ~                 | X                | L                | Output           | Input            | Clock B <sub>n</sub> Data into B Register                              |
| L               | L                | X                 | H or L            | X                | Н                |                  |                  | B Register to A <sub>n</sub> (Stored Mode)                             |
| L               | L                | X                 | ~                 | Χ                | Н                |                  |                  | Clock B <sub>n</sub> into B Register and Output to A <sub>n</sub>      |

H = HIGH Voltage Level

Note 1: The data output functions may be enabled or disabled by various signals at the  $\overline{\text{OE}}$  and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the appropriate clock inputs. Also applies to data I/O (A and B: 8-15) and #2 control pins.

X = Immaterial

L = LOW Voltage Level

 $rac{1}{2}$  = LOW-to-HIGH Transition.

# **Functional Description**

In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both. The select  $(\mathsf{SAB}_n,\ \mathsf{SBA}_n)$  controls can multiplex stored and real-time. The examples shown below demonstrate the four fundamental bus-management functions that can be performed.

The direction control (DIRn) determines which bus will receive data when  $\overline{OE}_n$  is LOW. In the isolation mode ( $\overline{OE}_n$  HIGH), A data may be stored in one register and/or B data may be stored in the other register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two busses, A or B, may be driven at a time.





OE DIR CPAB CPBA SAB SBA

# Transfer Storage



OE DIR CPAB CPBA SAB SBA
L L X HorL X H
L H HorL X H X

#### Real-Time Transfer Bus A to Bus B



OE DIR CPAB CPBA SAB SBA

#### Storage



 OE
 DIR
 CPAB
 CPBB
 SAB
 SBA

 L
 H
 - X
 L
 X

 L
 L
 X
 - X
 L

 H
 X
 - X
 X
 X

 H
 X
 X
 - X
 X

# 74LVT16646 • 74LVTH16646 **Logic Diagrams** SBA<sub>2</sub> CPAB<sub>2</sub> 1 OF 8 CHANNELS TO 7 OTHER CHANNELS CPBA<sub>1</sub> SBA<sub>1</sub> SAB<sub>1</sub> 1 OF 8 CHANNELS To 7 OTHER CHANNELS Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays.

| Symbol           | Parameter                        | Value        | Conditions                                            | Units |  |  |
|------------------|----------------------------------|--------------|-------------------------------------------------------|-------|--|--|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V     |  |  |
| VI               | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V     |  |  |
| Vo               | DC Output Voltage                | -0.5 to +7.0 | Output in 3-STATE                                     | V     |  |  |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 3)                  | V     |  |  |
| I <sub>IK</sub>  | DC Input Diode Current           | -50          | V <sub>I</sub> < GND                                  | mA    |  |  |
| I <sub>OK</sub>  | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA    |  |  |
| I <sub>O</sub>   | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | A     |  |  |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  | mA    |  |  |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin | ±64          |                                                       | mA    |  |  |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128         |                                                       | mA    |  |  |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | °C    |  |  |

# **Recommended Operating Conditions**

| Symbol          | Parameter                                                            | Min | Max | Units |
|-----------------|----------------------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub> | Supply Voltage                                                       | 2.7 | 3.6 | V     |
| V <sub>I</sub>  | Input Voltage                                                        | 0   | 5.5 | V     |
| I <sub>OH</sub> | HIGH-Level Output Current                                            |     | -32 | mA    |
| I <sub>OL</sub> | LOW-Level Output Current                                             |     | 64  | ША    |
| T <sub>A</sub>  | Free-Air Operating Temperature                                       | -40 | 85  | °C    |
| Δt/ΔV           | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0   | 10  | ns/V  |

Note 2: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 3:  $I_O$  Absolute Maximum Rating must be observed.

I<sub>OFF</sub>

 $I_{OZL}$ 

 $I_{OZH}$ 

I<sub>OZH</sub>+

 $I_{CCH}$ 

 $I_{CCL}$ 

 $I_{CCZ}$ 

I<sub>CCZ</sub>+

 $\Delta I_{CC}$ 

 $I_{PU/PD}$ 

I<sub>OZL</sub> (Note 4)

I<sub>OZH</sub> (Note 4)

#### Conditions Symbol Parameter Units (V) Min Max Input Clamp Diode Voltage 2.7 -1.2 $I_1 = -18 \text{ mA}$ V<sub>IH</sub> Input HIGH Voltage 2.7-3.6 2.0 $V_0 \le 0.1V$ or ٧ $V_{\mathsf{IL}}$ Input LOW Voltage 2.7-3.6 0.8 $V_O \ge V_{CC} - 0.1V$ $V_{OH}$ Output HIGH Voltage 2.7-3.6 V<sub>CC</sub> - 0.2 V $I_{OH} = -100 \mu A$ $I_{OH} = -8 \text{ mA}$ ٧ 2.7 2.4 $I_{OH} = -32 \text{ mA}$ 3.0 2.0 ٧ Output LOW Voltage $I_{OL} = 100 \mu A$ I<sub>OL</sub> = 24 mA 2.7 0.5 V $I_{OL} = 16 \text{ mA}$ 3.0 0.4 I<sub>OL</sub> = 32 mA 3.0 0.5 ٧ I<sub>OL</sub> = 64 mA 0.55 3.0 Bushold Input Minimum Drive 75 $V_1 = 0.8V$ I<sub>I(HOLD)</sub> μΑ 3.0 (Note 4) -75 μΑ $V_{I} = 2.0V$ 500 Bushold Input Over-Drive (Note 5) $I_{I(OD)}$ цΑ 3.0 (Note 4) Current to Change State -500 (Note 6) μΑ 3.6 $V_1 = 5.5V$ Ιı Input Current 10 μΑ Control Pins 3.6 ±1 μΑ $V_I = 0V \text{ or } V_{CC}$

3.6

0

0-1.5V

3.6

3.6

3.6

3.6

3.6

3.6

3.6

3.6

3.6

3.6

 $v_{cc}$ 

 $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ 

-5

±100

±100

-5

-5

5

5

10

0.19

5

0.19

0.19

0.2

μΑ

μА

μΑ

μΑ

пΑ

цΑ

μΑ

μΑ

mΑ

mΑ

mΑ

mΑ

mΑ

 $V_I = 0V$ 

 $V_I = V_{CC}$ 

 $V_O = 0.0V$ 

 $\overline{V_0 = 0.5V}$ 

V<sub>O</sub> = 3.6V

 $V_0 = 3.0V$ 

 $0V \le V_I \text{ or } V_O \le 5.5V$ 

 $V_0 = 0.5V \text{ to } 3.0V$ 

 $V_I = GND \text{ or } V_{CC}$ 

 $V_{CC} < V_O \le 5.5V$ 

Outputs HIGH

Outputs LOW

Outputs Disabled

One Input at V<sub>CC</sub> – 0.6V

Other Inputs at V<sub>CC</sub> or GND

V<sub>CC</sub> ≤ V<sub>O</sub> ≤ 5.5V,Outputs Disabled

Note 4: Applies to bushold version only (74LVTH16646)

(Note 7)

Power Supply Current

Power Supply Current

Power Supply Current

Power Supply Current

Power Off Leakage Current

3-STATE Output Leakage Current

Increase in Power Supply Current

Power Up/Down 3-STATE

Output Current

**DC Electrical Characteristics** 

Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

 $\textbf{Note 7:} \ This is the increase in supply current for each input that is at the specified voltage level rather than $V_{CC}$ or $GND$.$ 

Data Pins

## **Dynamic Switching Characteristics** (Note 8)

| Symbol           | Parameter                                    | V <sub>CC</sub> | T <sub>A</sub> = 25°C |      |     | Units  | Conditions                                                                             |  |
|------------------|----------------------------------------------|-----------------|-----------------------|------|-----|--------|----------------------------------------------------------------------------------------|--|
| Symbol           | raiametei                                    | (V)             | Min                   | Тур  | Max | Offics | $\textbf{C}_{\textbf{L}} = \textbf{50}~\text{pF, R}_{\textbf{L}} = \textbf{500}\Omega$ |  |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |                       | 0.8  |     | V      | (Note 9)                                                                               |  |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3             |                       | -0.8 |     | V      | (Note 9)                                                                               |  |

Note 8: Characterized in SSOP package. Guaranteed parameter, but not tested.

Note 9: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

# **AC Electrical Characteristics**

|                  |                                     |                                             |                         | Units |                        |     |        |  |
|------------------|-------------------------------------|---------------------------------------------|-------------------------|-------|------------------------|-----|--------|--|
| Symbol           |                                     | $	extsf{C}_{	extsf{L}} = 	extsf{500}\Omega$ |                         |       |                        |     |        |  |
|                  |                                     | Parameter                                   | $\rm V_{CC}=3.3\pm0.3V$ |       | V <sub>CC</sub> = 2.7V |     | Ullits |  |
|                  |                                     |                                             | Min                     | Max   | Min                    | Max |        |  |
| f <sub>MAX</sub> | Maximum Clock                       | 150                                         |                         | 150   |                        | MHz |        |  |
| t <sub>PLH</sub> | Propagation Dela                    | ау                                          | 1.3                     | 5.4   | 1.3                    | 5.9 | ns     |  |
| t <sub>PHL</sub> | CPAB or CPBA to                     | o A or B                                    | 1.3                     | 5.2   | 1.3                    | 5.8 | 115    |  |
| t <sub>PLH</sub> | Propagation Dela                    | ау                                          | 1.0                     | 4.4   | 1.0                    | 4.7 | ns     |  |
| t <sub>PHL</sub> | Data to A or B                      |                                             | 1.0                     | 4.6   | 1.0                    | 5.1 | 115    |  |
| t <sub>PLH</sub> | Propagation Dela                    | ау                                          | 1.0                     | 4.6   | 1.0                    | 5.4 |        |  |
| t <sub>PHL</sub> | SBA or SAB to A                     | 1.0                                         | 4.8                     | 1.0   | 5.6                    | ns  |        |  |
| t <sub>PZH</sub> | Output Enable Ti                    | 1.0                                         | 4.7                     | 1.0   | 5.4                    |     |        |  |
| $t_{PZL}$        | OE to A or B                        | 1.0                                         | 5.1                     | 1.0   | 6.0                    | ns  |        |  |
| t <sub>PHZ</sub> | Output Disable Time                 |                                             | 2.0                     | 5.6   | 2.0                    | 6.1 | ns     |  |
| $t_{PLZ}$        | OE to A or B                        |                                             | 2.0                     | 5.4   | 2.0                    | 6.1 | 115    |  |
| t <sub>PZH</sub> | Output Enable Ti                    | me                                          | 1.0                     | 4.9   | 1.0                    | 5.4 | ns     |  |
| $t_{PZL}$        | DIR to A or B                       |                                             | 1.0                     | 5.4   | 1.0                    | 6.4 | ns     |  |
| t <sub>PHZ</sub> | Output Disable T                    | ime                                         | 1.5                     | 6.4   | 1.5                    | 7.1 | ns     |  |
| $t_{PLZ}$        | DIR to A or B                       |                                             | 1.5                     | 5.4   | 1.5                    | 5.9 | 115    |  |
| t <sub>W</sub>   | Pulse Duration                      | CPAB or CPBA HIGH or LOW                    | 3.3                     |       | 3.3                    |     | ns     |  |
| t <sub>S</sub>   | Setup Time                          | A or B before CPAB or CPBA, Data HIGH       | 1.2                     |       | 1.5                    |     | no     |  |
|                  |                                     | A or B before CPAB or CPBA, Data LOW        | 2.0                     |       | 2.8                    |     | ns     |  |
| t <sub>H</sub>   | Hold Time                           | A or B after CPAB or CPBA, Data HIGH        | 0.5                     |       | 0.0                    |     | no     |  |
|                  | A or B after CPAB or CPBA, Data LOW |                                             | 0.5                     |       | 0.5                    |     | ns     |  |
| toshl            | Output to Output                    | Skew (Note 10)                              |                         | 1.0   |                        | 1.0 | no     |  |
| toslh            |                                     |                                             |                         | 1.0   |                        | 1.0 | ns     |  |

Note 10: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

# Capacitance (Note 11)

| Symbol           | Parameter                | Conditions                                   | Typical | Units |
|------------------|--------------------------|----------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance        | $V_{CC} = Open, V_I = 0V \text{ or } V_{CC}$ | 4       | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$   | 8       | pF    |

Note 11: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.





Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com