



**ADS5410** 

SLAS346 - JUNE 2002

# 12-BIT, 80 MSPS CommsADC™ ANALOG-TO-DIGITAL CONVERTER

#### **FEATURES**

- 80-MSPS Maximum Sample Rate
- 12-Bit Resolution
- No Missing Codes
- 360-mW Power Dissipation
- CMOS Technology
- On-Chip S/H
- 75 dB Spurious Free Dynamic Range at 100 MHz IF
- 1-GHz Bandwidth Differential Analog Input
- On-Chip References
- 2s Complement Digital Output
- 3.3-V Analog, 1.8-V Digital Supply
- 1.8 V-3.3 V I/O

## **APPLICATIONS**

- Cellular Base Transceiver Station Receive Channel
  - IF Sampling Applications
  - TDMA: GSM, IS-136, EDGE/UWC-136
  - CDMA: IS-95, UMTS, CDMA2000
  - Wireless Local Loop
  - LMDS, MMDS
  - Wideband Baseband Receivers
- Medical Imaging:
  - Ultrasound
  - Magnetic Resonant Imaging
- Portable Instrumentation

#### DESCRIPTION

The ADS5410 is a high-speed, high-performance pipelined analog-to-digital converter with exceptionally low-noise and high spurious-free dynamic range. The ADS5410 high input bandwidth makes it ideal for IF subsampling solutions where digital I/Q demodulators are used. Its high dynamic range makes it well suited for GSM, IS-95, UMTS, and IS-136 digital receivers. Its linearity and low DNL make it ideal for medical imaging applications. Low power consumption makes the ADS5410 ideal for applications in compact pico- and micro-base stations and in portable designs.

## **FUNCTIONAL BLOCK DIAGRAM**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

CommsADC is a trademark of Texas Instruments.



## **AVAILABLE OPTIONS**

| TA            | PACKAGE     |  |  |
|---------------|-------------|--|--|
|               | 48-TQFP     |  |  |
| -40°C to 85°C | ADS5410IPFB |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted (1)

|                                           |               | ADS 5410               |
|-------------------------------------------|---------------|------------------------|
| Supply voltage range                      | AVDD          | -0.3 V to 4 V          |
|                                           | DVDD          | -0.3 V to 2.3 V        |
|                                           | OVDD          | –0.3 V to 3.6 V        |
|                                           | AGND and DGND | -0.3 to 0.3 V          |
| Voltagebetween                            | AVDD to DVDD  | −3.3 V to 3.3 V        |
| Digital input (2)                         |               | -0.3 V to AVDD + 0.3 V |
| Digital data output                       |               | -0.3 V to OVDD + 0.3 V |
| Clamp current for digital input or output |               | ±20 mA                 |
| Operating free-air temperature range, TA  |               | -40°C to 85°C          |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

|                                                    | MIN      | NOM    | MAX | UNIT |
|----------------------------------------------------|----------|--------|-----|------|
| SUPPLIES AND REFERENCES                            | <u> </u> |        |     |      |
| Operating free-air temperature, T <sub>A</sub>     | -40      |        | 85  | °C   |
| Analog supply voltage, V(AVDD)                     | 3        | 3.3    | 3.6 | V    |
| Digital supply voltage, V <sub>(DVDD</sub> )       | 1.6      | 1.8    | 2   | V    |
| ANALOG INPUTS                                      | <u> </u> |        |     |      |
| Output driver supply voltage, V(OVDD)              | 1.6      |        | 3.6 | V    |
| Input common-mode voltage                          |          | CML(1) |     | V    |
| Differential input voltage range                   |          | 2      |     | Vpp  |
| CLOCK INPUTS CLK AND CLKC                          |          |        |     |      |
| Sample rate, f(s)                                  | 5        |        | 80  | MHz  |
| Differential input mode voltage input swing        | 0.4      |        | 3.3 | V    |
| Differential input common mode voltage             |          | 1.65   |     | V    |
| Single-ended mode high-level input voltage, VIH(s) | 2        |        |     | V    |
| Single-ended mode low-level input voltage, VIL(S)  |          |        | 0.8 | V    |
| Clock pulse width high, t <sub>W(H)</sub>          | 5.625    | 6.25   |     | ns   |
| Clock pulse width low, t <sub>W(L)</sub>           | 5.625    | 6.25   |     | ns   |

<sup>(1)</sup> See references section in DC ELECTRICAL CHARACTERISTICS table.

<sup>(2)</sup> Measured with respect to AGND.



# DC ELECTRICAL CHARACTERISTICS

over operating free-air temperature range, clock frequency = 80 MSPS, 50% clock duty cycle (AVDD = 3.3 V, DVDD = 1.8 V, OVDD = 1.8 V) (unless otherwise noted)

|                          | PARAMETER                            | TEST CONDITIONS                                           | MIN  | TYP     | MAX      | UNIT |
|--------------------------|--------------------------------------|-----------------------------------------------------------|------|---------|----------|------|
| DC Accuracy              | (1)                                  | •                                                         | •    |         | <u> </u> |      |
|                          | No missing codes                     | Fs = 88 MSPS(2)                                           | ,    | Assured |          |      |
| DNL                      | Differential nonlinearity            |                                                           | -0.9 | ±0.5    | 1        | LSB  |
| INL                      | Integral nonlinearity                |                                                           | -2   | ±1.5    | 2        | LSB  |
| EO                       | Offset error                         |                                                           |      | 3       |          | mV   |
| EG                       | Gain error                           |                                                           |      | 0.5     |          | %FS  |
| Power Supply             | 1                                    | ·                                                         |      |         |          |      |
| I(AVDD)                  | Analog supply current                |                                                           |      | 105     |          |      |
| I(DVDD)                  | Digital supply current               | Fs = 80 MSPS, A <sub>I</sub> = FS, f <sub>i</sub> = 2 MHz |      | 1       |          | mA   |
| I(OVDD)                  | Digital output driver supply current |                                                           |      | 3.5     |          |      |
|                          | Power dissipation                    |                                                           |      | 360     | 450      | mW   |
|                          | Power down dissipation               | PWDN = high                                               |      | 30      | 45       | mW   |
| PSRR                     | Power supply rejection ratio         |                                                           |      | ±0.3    |          | mV/V |
| References               |                                      | ·                                                         | •    |         |          |      |
| V <sub>ref</sub> (VREFB) | Reference bottom                     |                                                           | 1.1  | 1.25    | 1.4      | V    |
| V <sub>ref</sub> (VREFT) | Reference top                        |                                                           | 2.1  | 2.25    | 2.4      | V    |
|                          | VREFT - VREFB                        |                                                           |      | 1.06    |          | V    |
|                          | VREFT – VREFB variation (6σ)         |                                                           |      | 0.06    |          | V    |
| VOC(CML)                 | Common mode output voltage           |                                                           |      | 1.8     |          | V    |
| Digital Inputs           | s (PWD)                              |                                                           |      |         |          |      |
| ΙΗ                       | High-level input current             | V <sub>i</sub> = 1.6 V                                    | -10  |         | 10       | μΑ   |
| I <sub>IL</sub>          | Low-level input current              | V <sub>i</sub> = 0.3 V                                    | -10  |         | 10       | μΑ   |
| VIH                      | High-level input voltage             |                                                           | 1.8  |         |          | V    |
| VIL                      | Low-level input voltage              |                                                           |      |         | 0.8      | V    |
| Digital Output           | ts                                   |                                                           |      |         |          |      |
| Voн                      | High-level output voltage            | $I_{OH} = -50 \mu\text{A}$                                | 1.4  |         |          | V    |
| VOL                      | Low-level output voltage             | I <sub>OL</sub> = 50 μA                                   |      |         | 0.4      | V    |

<sup>(1)</sup> Fs = 80 MSPS, sinewave input,  $f_i = 2$  MHz

<sup>(2)</sup> Speed margin test



# AC ELECTRICAL CHARACTERISTICS

over operating free-air temperature range, clock frequency = 80 MSPS, 50% clock duty cycle (AVDD = 3.3 V, DVDD = 1.8 V, OVDD = 1.8 V) (unless otherwise noted)

|       | PARAMETER                                                    | TEST CONDITIONS                                      | MIN  | TYP | MAX | UNIT |
|-------|--------------------------------------------------------------|------------------------------------------------------|------|-----|-----|------|
| SFDR  |                                                              | f <sub>i</sub> = 2.2 MHz                             |      | 76  |     |      |
|       | Spurious free dynamic range, $A_i = -1$ dBFS (no exceptions) | f <sub>i</sub> = 17.4 MHz                            | 72   | 76  |     | 1    |
|       |                                                              | f <sub>i</sub> = 31 MHz                              |      | 76  |     | dBc  |
|       |                                                              | f <sub>i</sub> = 70 MHz                              |      | 72  |     |      |
|       |                                                              | f <sub>i</sub> = 150 MHz                             |      | 70  |     |      |
|       |                                                              | f <sub>i</sub> = 2.2 MHz                             |      | 84  |     |      |
|       |                                                              | f <sub>i</sub> = 17.4 MHz                            |      | 84  |     |      |
| HD3   | Third order harmonic, $A_i = -1$ dBFS                        | f <sub>i</sub> = 31 MHz                              |      | 86  |     | dBc  |
|       |                                                              | f <sub>i</sub> = 70 MHz                              |      | 79  |     |      |
|       |                                                              | f <sub>i</sub> = 150 MHz                             |      | 70  |     |      |
|       |                                                              | f <sub>i</sub> = 2.2 MHz                             |      | 81  |     | dBc  |
|       | Second order harmonic, $A_i = -1$ dBFS                       | f <sub>i</sub> = 17 MHz                              |      | 80  |     |      |
| HD2   |                                                              | f <sub>i</sub> = 31 MHz                              |      | 90  |     |      |
|       |                                                              | f <sub>i</sub> = 70 MHz                              |      | 88  |     |      |
|       |                                                              | f <sub>i</sub> = 150 MHz                             |      | 75  |     |      |
|       |                                                              | f <sub>i</sub> = 2.2 MHz                             |      | 67  |     |      |
|       |                                                              | f <sub>i</sub> = 17.4 MHz                            | 63   | 66  |     |      |
| SNR   | Signal-to-noise ratio, $A_i = -1$ dBFS                       | f <sub>i</sub> = 31 MHz                              |      | 65  |     | dB   |
|       | •                                                            | f <sub>i</sub> = 70 MHz                              |      | 62  |     |      |
|       |                                                              | f <sub>i</sub> = 150 MHz                             |      | 57  |     |      |
|       | Signal-to-noise and distortion, $A_i = -1$ dBFS              | f <sub>i</sub> = 2.2 MHz                             |      | 66  |     |      |
|       |                                                              | f <sub>i</sub> = 17.4 MHz                            | 62.5 | 65  |     |      |
| SINAD |                                                              | f <sub>i</sub> = 31 MHz                              |      | 64  |     | dB   |
|       |                                                              | f <sub>i</sub> = 70 MHz                              |      | 61  |     |      |
|       |                                                              | f <sub>i</sub> = 150 MHz                             |      | 56  |     |      |
|       | Two tone IMD rejection, A <sub>1,2</sub> = −7 dBFS           | f <sub>1</sub> = 15.2 MHz, f <sub>2</sub> = 15.9 MHz |      | 77  |     | dBc  |
|       | Track mode bandwidth                                         | -3 dB BW with -3dBFS input at low frequency          |      | 1   |     | GHz  |



# **PIN ASSIGNMENTS**



## **Terminal Functions**

| TEF    | RMINAL                          |     |                                                                                      |
|--------|---------------------------------|-----|--------------------------------------------------------------------------------------|
| NAME   | NO.                             | 1/0 | DESCRIPTION                                                                          |
| AVDD   | 1, 7, 10, 18,<br>44, 45, 47     | I   | Analog power supply                                                                  |
| AGND   | 2, 5, 11, 21,<br>42, 43, 46, 48 | I   | Analog ground                                                                        |
| CLK    | 19                              | ı   | Clock input                                                                          |
| CLKC   | 20                              | ı   | Complementary clock input                                                            |
| CML    | 6                               | 0   | Common-mode output voltage                                                           |
| D11-D0 | 25–36                           | 0   | Digital outputs, D11 is most significant data bit, D0 is least significant data bit. |
| DGND   | 41                              | I   | Digital ground                                                                       |
| DVDD   | 40                              | I   | Digital power supply                                                                 |
| NC     | 12, 14, 15, 17,<br>24, 37       |     | No connection                                                                        |
| OGND   | 22, 39                          | I   | Digital driver ground                                                                |
| OVDD   | 23, 38                          | I   | Digital driver power                                                                 |
| PWD    | 16                              | ı   | Power down, active high                                                              |
| VBG    | 13                              | 0   | Bandgap voltage output                                                               |
| VINN   | 4                               | I   | Complementary analog input                                                           |
| VINP   | 3                               | I   | Analoginput                                                                          |
| VREFB  | 8                               | 0   | Reference bottom                                                                     |
| VREFT  | 9                               | 0   | Reference top                                                                        |



## **TIMING DIAGRAMS**



Figure 1. ADS5410 Timing Diagram

# **TIMING CHARACTERISTICS**

|                       |                                                    | MIN | TYP | MAX | UNIT            |
|-----------------------|----------------------------------------------------|-----|-----|-----|-----------------|
| <sup>t</sup> d(A)     | Aperture delay                                     |     | 2   |     | ns              |
|                       | Aperture jitter                                    |     | 1.5 |     | ps              |
| <sup>t</sup> d1(O)    | Output propagation delay (beginning of transition) |     | 6   |     | ns              |
| td2(O)                | Output propagation delay (data stable)             |     | 10  |     | ns              |
| t <sub>d</sub> (Pipe) | Latency                                            |     | 6   |     | Clock<br>cycles |



## TYPICAL CHARACTERISTICS<sup>†</sup>



Figure 2



Figure 3



Figure 4



Figure 5

**SPECTRAL PERFORMANCE** 



0 fs = 80 Msps f<sub>IN</sub>1 = 15.17 MHz -20  $f_{1N}2 = 15.89 \text{ MHz}$ IMD = 77 dB Amplitude (dB) -40 -60 -80 -100 -120 10 20 25 30 35 0 15 f - Frequency - MHz

Figure 7





Figure 8. SINAD [dBFS]



Figure 9. SFDR [dBc]



## TYPICAL CHARACTERISTICS<sup>†</sup>



Figure 10

#### **AC PERFORMANCE CLOCK LEVEL** 80 f<sub>S</sub> = 80 Msps 78 $f_{\text{IN}} = 17.4 \text{ MHz}$ SEDR AC - Performance - dB 76 74 THD 72 70 SNR 68 66 SINAD 64 0 Clock Level – V<sub>PP</sub> (see Note)

NOTE: Voltage peak to peak in pin 19 or 20. Multiply by 2 to obtain differential peak to peak.

Figure 12



Figure 14

 $^{\dagger}$ 50% duty cycle. AV<sub>DD</sub> = 3.3 V, DV<sub>DD</sub> = 1.8 V, DV<sub>DD</sub> = 1.8 V



Figure 11



Figure 13



Figure 15



# TYPICAL CHARACTERISTICS†







## **EQUIVALENT CIRCUITS**



Figure 18. References



Figure 19. Analog Input Stage



Figure 20. Clock Inputs



Figure 21. Digital Outputs



## APPLICATION INFORMATION

#### CONVERTER OPERATION

The ADS5410 is a 12 bit ADC. Its low power (360 mW) at 80 Msps and high sampling rate is achieved using a state-of-the-art switched capacitor pipeline architecture built on an advanced low-voltage CMOS process. The ADS5410 analog core primarily operates from a 3.3-V supply consuming most of the power. The digital core operates from 1.8-V supply. A TPS76318 can be used to obtain the 1.8 V from the 3.3-V AVDD supply, if 1.8 V is not a supply already available in the design. For additional interfacing flexibility, the digital output supply (OVDD) can be set from 1.6 V to 3.6 V. The ADC core consists of 10 pipeline stages and one flash ADC. Each of the stages produces 1.5 bits per stage. Both the rising and the falling clock edges are utilized to propagate the sample through the pipeline every half clock, for a total of six clock cycles.

#### **ANALOG INPUTS**

The analog input for the ADS5410 consists of a differential track-and-hold amplifier implemented using a switched capacitor technique, shown in Figure 19. This differential input topology, along with closely matched capacitors, produces a high level of ac-performance up to high sampling rates.

The ADS5410 requires each of the analog inputs (AIN+, AIN-) to be externally biased around the common mode level of the internal circuitry (CML, pin 6). After the connection of CML to the inputs, as shown in the diagrams below, the common mode level of the signal is between 1.6 V and 1.9 V depending on several factors, but this variation does not affect performance. For a full scale differential input, each of the differential lines of the input signal (pins 3 and 4) swings symmetrically between CML+0.5 V and CML-0.5 V. The maximum swing is determined by the two reference voltages, the top reference (REFT), and the bottom reference (REFB).

Although the inputs can be driven in single-ended configuration, the ADS5410 obtains optimum performance when the analog inputs are driven differentially. The circuit in Figure 22 shows one possible configuration.

The single ended signal is fed to the primary of an RF transformer. Since the input signal must be biased around the common mode voltage of the internal circuitry, the common mode (CML) reference from the ADS5410 is connected to the center-tap of the secondary. To ensure a steady low noise CML reference, the best performance is obtained when the CML output is connected to ground with a 0.1- $\mu F$  and 0.01- $\mu F$  low inductance capacitor.



Figure 22. Driving the ADS5410 Analog Input With Impedance Matched Transmission Line

If it is necessary to buffer or apply a gain to the incoming analog signal, it is possible to combine a single-ended amplifier with an RF transformer as shown in Figure 23. TI offers a wide selection of operational amplifiers, as the THS3001, the OPA687, or the OPA690 that can be selected depending on the application. Rin and Cin can be placed to isolate the source from the switching inputs of the ADC and to implement a low pass RC filter to limit the input noise in the ADC. Although not needed, it is recommended to lay out the circuit with placement for those 3 components, which allows fine tune of the prototype if necessary. Nevertheless, any mismatch between the differential lines of the input produces a degradation in performance at high input frequencies, mainly characterized by an increase in the even harmonics. In this case, special care should be taken keeping as much electrical symmetry as possible between both inputs. This includes shorting Rin and leaving Cin unpopulated.



Figure 23. Converting a Single-Ended Input Signal Into a Differential Signal Using an RF Transformer



Another possibility is the use of differential input/output amplifiers that can simplify the driver circuit for applications requiring input dc coupling. Flexible in their configurations (Figure 24), such amplifiers can be used for single ended to differential conversion, for signal amplification, and also for filtering prior to the ADC.



Figure 24. Using the THS4503 With the ADS5410

#### REFERENCE CIRCUIT

The ADS5410 has its own internal reference generation saving external circuitry in the design. For optimum performance, it is best to connect both VREFB and VREFT to ground with a 1- $\mu$ F and 0.1- $\mu$ F decoupling capacitors in parallel, and a 0.1- $\mu$ F capacitor between both pins (Figure 25). The band-gap voltage output is not a voltage source, and is used internally by the ADS5410. However, it should be decoupled to ground with a 1- $\mu$ F and 0.01- $\mu$ F capacitor, in parallel.

## **CLOCK INPUTS**

The ADS5410 clock input can be driven with either a differential clock signal or a single ended clock input with little or no difference in performance between the single-ended and differential-input configurations. The common mode of the clock inputs is set internally to AVDD/2 using 5-k $\Omega$  resistors (Figure 20). The clock input should be either a sine wave or a square wave having a 50% duty cycle.

When driven with a single-ended CMOS clock input, it is best to connect the CLK input to ground with a 0.01- $\mu$ F capacitor (see Figure 26) while CLK is ac couple with 0.01  $\mu$ F to the clock source.

The ADS5410 clock input can also be driven differentially, reducing susceptibility to common mode noise. In this case, it is best to connect both clock inputs to the differential input clock signal with 0.01- $\mu$ F capacitors (see Figure 27). The differential input swing can vary between 1 V and 6 V with little or no performance degradation (see Figure 12).

#### **POWER DOWN**

When power down (pin 16) is tight to AVDD, the device reduces its power consumption until a typical value of 30 mW. Connecting this pin to GND enables the device operation.

#### **DIGITAL OUTPUTS**

The ADS5410 output format is 2s complement. The voltage level of the outputs can be adjusted by setting the OVDD voltage between 1.65 V and 3.6 V, allowing for direct interface to several digital families. For better performance, customers should select the smaller output swing required in the application. To improve the performance, mainly on the higher output voltage swing configurations, the addition of a series resistor at the outputs, limiting peak currents, is recommended. The maximum value of this resistor is limited by the maximum data rate of the application. Values between 0  $\Omega$  and 200  $\Omega$  are usual. Also, limiting the length of the external traces is a good practice.



Figure 25. Internal Reference Usage



Figure 26. AC-Coupled Single-Ended Clock Input



Figure 27. AC-Coupled Differential Clock Input



#### **DEFINITION OF SPECIFICATIONS**

#### **Analog Bandwidth**

The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB.

#### **Aperture Delay**

The delay between the 50% point of the rising edge of the CLK command and the instant at which the analog input is sampled.

## **Aperture Uncertainity (Jitter)**

The sample-to-sample variation in aperture delay.

## **Differential Nonlinearity**

The average deviation of any single LSB transition at the digital output from an ideal 1 LSB step at the analog input.

#### Integral Nonlinearity

The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a *best straight line* determined by a least square curve fit.

# **Clock Pulse Width/Duty Cycle**

Pulse width high is the minimum amount of time that the CLK pulse should be left in logic 1 state to achieve rated performance; pulse width low is the minimum time CLK pulse should be left in low state. At a given clock rate, these specs define an acceptable clock duty cycles.

#### **Maximum Conversion Rate**

The clock rate at which parametric testing is performed.

## Offset Error

The difference between the voltage at which the digital output transitions from midscale to one LSB above midscale, and the ideal voltage at which this transition should occur

## Output Propagation Delay $(t_{d2(O)})$

The delay between the 50% point of the rising edge of CLK command and the time when all output data bits are within valid logic levels.

#### **Power Supply Rejection Ratio**

The ratio of a change in input offset voltage to a change in power supply voltage.

## Signal-to-Noise and Distortion (SINAD)

The ratio of the rms signal amplitude (set 1 dB below full scale) to rms value of the sum of all other spectral components, including harmonics but excluding dc.

## Signal-to-Noise Ratio (Without Harmonics)

The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the the sum of all other spectral components, excluding the first five harmonics and dc.

#### Spurious-Free Dynamic Range

The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic and it is reported in dBc.

#### Two-Tone Intermodulation Distortion Rejection

The ratio of the rms value of either input tone to the rms value of the worst third order intermodulation product reported in dBc



# **MECHANICAL DATA**

# PFB (S-PQFP-G48)

## **PLASTIC QUAD FLATPACK**



NOTES:A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265