# CD74HC640, # **CD74HCT640** Data sheet acquired from Harris Semiconductor SCHS192 STRUMENTS January 1998 **High Speed CMOS Logic** Octal Three-State Bus Transceiver, Inverting DIR 1 A6 A7 GND 10 (PDIP, SOIC) TOP VIEW 20 V<sub>CC</sub> 19 OE 18 B0 17 B1 16 B2 15 B3 14 B4 13 B5 12 B6 11 B7 #### Features - · Buffered Inputs - Three-State Outputs - · Applications in Multiple-Data-Bus Architecture - Fanout (Over Temperature Range) - Standard Outputs..... 10 LSTTL Loads - Bus Driver Outputs .............. 15 LSTTL Loads - Wide Operating Temperature Range ... -55°C to 125°C - Balanced Propagation Delay and Transition Times - **Significant Power Reduction Compared to LSTTL** Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: NIL = 30%, NIH = 30% of VCC at $V_{CC} = 5V$ - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, $V_{IL}$ = 0.8V (Max), $V_{IH}$ = 2V (Min) - CMOS Input Compatibility, $I_I \le 1 \mu A$ at $V_{OL}$ , $V_{OH}$ # Description The Harris CD74HC640 and CD74HCT640 silicon-gate CMOS three-state bidirectional inverting and non-inverting buffers are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high-speed operation when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuits, and have speeds comparable to low power Sckottky TTL circuits. They can drive 15 LSTTL loads. The CD74HC640 and CD74HCT640 are inverting buffers. #### **Pinout** CD74HC640, CD74HCT640 ## Functional Diagram ## TRUTH TABLE | CONTRO | L INPUTS | DATA PORT STATUS | | | | | | |--------|----------|------------------|----------------|--|--|--|--| | ŌĒ | DIR | A <sub>n</sub> | B <sub>n</sub> | | | | | | L | L | Ō | I | | | | | | Н | Н | Z | Z | | | | | | Н | L | Z | Z | | | | | | L | Н | I | ō | | | | | To prevent excess currents in the High-Z modes all I/O terminals should be terminated with 1k $\Omega$ to 1M $\Omega$ resistors. H = High Level L = Low Level I = Input O = Output (Inversion of Input Level)Z = High Impedance ## #### **Thermal Information** | Thermal Resistance (Typical, Note 2) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------| | PDIP Package | . 125 | | SOIC Package | . 120 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | | | (SOIC - Lead Tips Only) | | ## **Operating Conditions** | Temperature Range, T <sub>A</sub> | |-----------------------------------------------------------------------------------| | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 7. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ## **DC Electrical Specifications** | | | TE:<br>CONDI | | | | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | |--------------------------|-----------------|------------------------------------|---------------------|-----|------|------|------|------|---------------|------|----------------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | omeo Loado | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | | | - | - | - | ı | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | 1 | - | 3.84 | - | 3.7 | - | V | | 2 2000 | | | -7.8 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | 1 | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | 1 | 0.1 | - | 0.1 | - | 0.1 | V | | omeo Loado | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | 7.8 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lı | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | ## DC Electrical Specifications (Continued) | | | TEST<br>CONDITIONS | | v <sub>cc</sub> | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |----------------------------------------------------------------------|------------------|------------------------------------|-----------------------------------------------|-------------------------|------|-----|------|---------------|------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | I <sub>O</sub> (mA) (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μА | | Three-State Leakage<br>Current | loz | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6 | - | - | ±0.5 | - | ±5 | - | ±10 | μА | | HCT TYPES | | | | | | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> and<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Device<br>Current | l <sub>CC</sub> | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μΑ | | Three-State Leakage<br>Current | l <sub>OZ</sub> | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 5.5 | - | - | ±0.5 | - | ±5 | - | ±10 | μΑ | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | <u>-</u> | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | NOTE: For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. ## **HCT Input Loading Table** | INPUT | UNIT LOADS | |-------|------------| | DIR | 0.9 | | OE, A | 1.5 | | В | 1.5 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Table, e.g., 360µA max at 25 $^{\rm o}C$ . # **Switching Specifications** $C_L = 50 pF$ , Input $t_f$ , $t_f = 6 ns$ | | | TEST | | 25°C | | | -40°C TO<br>85°C | | -55°C TO<br>125°C | | | |--------------------------------------------|-----------------------------------------|-----------------------|---------------------|------|-----|-----|------------------|-----|-------------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | Propagation Delay A to $\overline{B}$ | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 90 | - | 115 | - | 135 | ns | | B to $\overline{A}$ | | | 4.5 | - | - | 18 | - | 23 | - | 27 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 7 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 15 | - | 20 | - | 23 | ns | | Output High-Z | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 150 | - | 190 | - | 225 | ns | | To High Level,<br>To Low Level | | | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | 1 | - | 26 | - | 33 | - | 38 | ns | | Output High Level | t <sub>PHZ</sub> , t <sub>PLZ</sub> | $C_L = 50pF$ | 2 | 1 | - | 150 | - | 190 | - | 225 | ns | | Output Low Level to High Z | | | 4.5 | 1 | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | 1 | 12 | - | 1 | - | - | - | ns | | | | $C_L = 50pF$ | 6 | 1 | - | 26 | - | 33 | - | 38 | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | $C_L = 50pF$ | 2 | 1 | - | 60 | - | 75 | - | 90 | ns | | | | | 4.5 | 1 | - | 12 | 1 | 15 | - | 18 | ns | | | | | 6 | - | - | 10 | ı | 13 | - | 15 | ns | | Input Capacitance | C <sub>IN</sub> | $C_L = 50pF$ | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output Capacitance | CO | - | - | - | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 4, 5) | C <sub>PD</sub> | - | 5 | - | 38 | - | - | - | - | - | pF | | HCT TYPES | | | | | | | | | | | • | | Propagation Delay A to $\overline{B}$ | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | _ | 22 | _ | 28 | _ | 33 | ns | | B to $\overline{A}$ | , , , , , , , , , , , , , , , , , , , , | C <sub>L</sub> = 15pF | 5 | - | 9 | - | - | - | - | - | ns | | Output High-Z | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | To High Level,<br>To Low Level | · | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | Output High Level | t <sub>PHZ,</sub> t <sub>PLZ</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | Output Low Level to High Z | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 12 | - | 15 | - | 18 | ns | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | - | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 4, 5) | C <sub>PD</sub> | = | 5 | - | 41 | - | - | - | - | - | pF | ## NOTES: - 8. $C_{PD}$ is used to determine the dynamic power consumption, per channel. 9. $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i$ = Input Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. ## Test Circuits and Waveforms FIGURE 7. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 8. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 9. HC THREE-STATE PROPAGATION DELAY WAVEFORM FIGURE 10. HCT THREE-STATE PROPAGATION DELAY WAVEFORM NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 11. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated