

# 250 MHz, Voltage Output 4-Quadrant Multiplier

AD835

#### **FEATURES**

Simple: Basic Function is W = XY + Z

Complete: Minimal External Components Required

Very Fast: Settles to 0.1% of FS in 20 ns DC-Coupled Voltage Output Simplifies Use

High Differential Input Impedance X, Y and Z Inputs

Low Multiplier Noise: 50 nV/√Hz

#### **APPLICATIONS**

Very Fast Multiplication, Division, Squaring Wideband Modulation and Demodulation Phase Detection and Measurement Sinusoidal Frequency Doubling Video Gain Control and Keying Voltage Controlled Amplifiers and Filters

#### PRODUCT DESCRIPTION

The AD835 is a complete four-quadrant voltage output analog multiplier fabricated on an advanced dielectrically isolated complementary bipolar process. It generates the linear product of its X and Y voltage inputs, with a -3 dB output bandwidth of 250 MHz (a small signal rise time of 1 ns). Full-scale (-1 V to +1 V) rise/fall times are 2.5 ns (with the standard  $R_{\rm L}$  of 150  $\Omega$ ) and the settling time to 0.1% under the same conditions is typically 20 ns.

Its differential multiplication inputs (X, Y) and its summing input (Z) are at high impedance. The low impedance output voltage (W) can provide up to  $\pm 2.5 \, V$  and drive loads as low as  $25 \, \Omega$ . Normal operation is from  $\pm 5 \, V$  supplies.

Though providing state-of-the-art speed, the AD835 is simple to use and versatile. For example, as well as permitting the addition of a signal at the output, the Z input provides the means to operate the AD835 with voltage gains up to about  $\times 10$ . In this capacity, the very low product noise of this multiplier  $(50 \text{ nV}\sqrt{\text{Hz}})$  makes it much more useful than earlier products.

The AD835 is available in an 8-pin plastic mini-DIP package (N) and an 8-pin SOIC (R) and is specified to operate over the -40°C to +85°C industrial temperature range.

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **PRODUCT HIGHLIGHTS**

- 1. The AD835 is the first monolithic 250 MHz four quadrant voltage output multiplier.
- 2. Minimal external components are required to apply the AD835 to a variety of signal processing applications.
- 3. High input impedances (100 k $\Omega$ ||2 pF) make signal source loading negligible.
- 4. High output current capability allows low impedance loads to be driven.
- 5. State of the art noise levels achieved through careful device optimization and the use of a special low noise bandgap voltage reference.
- Designed to be easy to use and cost effective in applications which formerly required the use of hybrid or board level solutions.

# $\textbf{AD835-SPECIFICATIONS}_{(T_A = \ +25^{\circ}\text{C},\ V_S = \ \pm5\ \text{V},\ R_L = \ 150\ \Omega,\ C_L \leq 5\ \text{pF unless otherwise noted}) }$

| Model                                                                                                                                                                                                                              |                                                                                                                                                | AD835AN/AR                             |                                               |                                |                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------|--------------------------------|-------------------------------------------------------------------------|
| TRANSFER FUNCTION                                                                                                                                                                                                                  |                                                                                                                                                | $W = \frac{(X1 - X2)(Y1 - Y2)}{U} + Z$ |                                               |                                |                                                                         |
| Parameter                                                                                                                                                                                                                          | Conditions                                                                                                                                     | Min                                    | Тур                                           | Max                            | Unit                                                                    |
| INPUT CHARACTERISTICS (X, Y) Differential Voltage Range Differential Clipping Level Low Frequency Nonlinearity                                                                                                                     | $V_{CM} = 0$ $X = \pm 1 \text{ V}, Y = 1 \text{ V}$ $Y = \pm 1 \text{ V}, X = 1 \text{ V}$                                                     | ±1.2                                   | ±1<br>±1.4<br>0.3<br>0.1                      | 0.5<br>0.3                     | V<br>V<br>% FS<br>% FS                                                  |
| vs. Temperature                                                                                                                                                                                                                    | $T_{MIN}$ to $T_{MAX}^{1}$<br>$X = \pm 1 \text{ V}, Y = 1 \text{ V}$<br>$Y = \pm 1 \text{ V}, X = 1 \text{ V}$                                 |                                        |                                               | 0.7<br>0.5                     | % FS<br>% FS                                                            |
| Common-Mode Voltage Range<br>Offset Voltage<br>vs. Temperature                                                                                                                                                                     | $T_{MIN}$ to $T_{MAX}^{-1}$                                                                                                                    | -2.5                                   | ±3                                            | +3<br><b>±20</b><br>±25        | V<br>mV<br>mV                                                           |
| CMRR Bias Current vs. Temperature Offset Bias Current Differential Resistance                                                                                                                                                      | $f \le 100 \text{ kHz}; \pm 1 \text{ V p-p}$ $T_{\text{MIN}} \text{ to } T_{\text{MAX}}^{1}$                                                   | 70                                     | 10<br>2<br>100                                | <b>20</b><br>27                | dB<br>μA<br>μA<br>μA<br>kΩ                                              |
| Single-Sided Capacitance<br>Feedthrough, X<br>Feedthrough, Y                                                                                                                                                                       | $X = \pm 1 \text{ V}, Y = 0 \text{ V}$<br>$Y = \pm 1 \text{ V}, X = 0 \text{ V}$                                                               |                                        | 2                                             | -46<br>-60                     | pF<br>dB<br>dB                                                          |
| DYNAMIC CHARACTERISTICS  -3 dB Small-Signal Bandwidth  -0.1 dB Gain Flatness Frequency Slew Rate Differential Gain Error, X Differential Phase Error, X Differential Gain Error, Y Differential Phase Error, Y Harmonic Distortion | W = -2.5 V to +2.5 V<br>f = 3.58 MHz<br>f = 3.58 MHz<br>f = 3.58 MHz<br>f = 3.58 MHz<br>X or Y = 10 dBm, 2nd and 3rd Harmonic<br>Fund = 10 MHz | 150                                    | 250<br>15<br>1000<br>0.3<br>0.2<br>0.1<br>0.1 |                                | MHz<br>MHz<br>V/µs<br>%<br>Degrees<br>%<br>Degrees                      |
| Settling Time, X or Y                                                                                                                                                                                                              | Fund = 50 MHz<br>To 0.1%, W = 2 V p-p                                                                                                          |                                        | -40<br>20                                     |                                | dB<br>ns                                                                |
| SUMMING INPUT (Z) Gain -3 dB Small-Signal Bandwidth Differential Input Resistance Single Sided Capacitance Maximum Gain Bias Current                                                                                               | From Z to W, $f \le 10$ MHz X, Y to W, Z Shorted to W, $f = 1$ kHz                                                                             | 0.990                                  | 0.995<br>250<br>60<br>2<br>50                 |                                | MHz<br>kΩ<br>pF<br>dB<br>μA                                             |
| OUTPUT CHARACTERISTICS Voltage Swing vs. Temperature Voltage Noise Spectral Density Offset Voltage vs. Temperature <sup>2</sup> Short Circuit Current                                                                              | $T_{\text{MIN}} \text{ to } T_{\text{MAX}}^{-1}$ $X = Y = 0,  f < 10 \text{ MHz}$ $T_{\text{MIN}} \text{ to } T_{\text{MAX}}^{-1}$             | ±2.2<br>±2.0                           | ±2.5 50 ±25 75                                | ± <b>75</b><br>±10             | $\begin{array}{c} V \\ V \\ nV/\sqrt{Hz} \\ mV \\ mV \\ mA \end{array}$ |
| Scale Factor Error vs. Temperature Linearity (Relative Error) <sup>3</sup> vs. Temperature                                                                                                                                         | $T_{ m MIN}$ to $T_{ m MAX}^{-1}$ $T_{ m MIN}$ to $T_{ m MAX}^{-1}$                                                                            |                                        | ±5<br>±0.5                                    | ±8<br>±9<br>±1.0<br>±1.25      | % FS<br>% FS<br>% FS<br>% FS                                            |
| POWER SUPPLIES Supply Voltage For Specified Performance Quiescent Supply Current vs. Temperature PSRR at Output vs. Vp PSRR at Output vs. Vn                                                                                       | T <sub>MIN</sub> to T <sub>MAX</sub> T <sub>MIN</sub> to T <sub>MAX</sub> +4.5 V to +5.5 V -4.5 V to -5.5 V                                    | ±4.5                                   | ±5<br>16                                      | ±5.5<br>25<br>26<br>0.5<br>0.5 | V mA mA %/V %/V                                                         |

All min and max specifications are guaranteed. Specifications in boldface are tested on all production units at final electrical test. Specifications subject to change without notice.

NOTES  $^{1}T_{MIN} = -40^{\circ}C$ ,  $T_{MAX} = +85^{\circ}C$ .  $^{2}Normalized$  to zero at  $+25^{\circ}C$ .  $^{3}Linearity$  is defined as residual error after compensating for input offset, output voltage offset and scale factor errors.

#### ABSOLUTE MAXIMUM RATINGS1

| Supply Voltage                          | ±6 V                                |
|-----------------------------------------|-------------------------------------|
| Internal Power Dissipation <sup>2</sup> | 300 mW                              |
| Operating Temperature Range             | 40°C to +85C                        |
| Storage Temperature Range               | $-65^{\circ}$ C to $+150^{\circ}$ C |
| Lead Temperature, Soldering 60 sec      | +300°C                              |
| ESD Rating                              | 1500 V                              |
| NOTES                                   |                                     |

<sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

<sup>2</sup>Thermal Characteristics:

8-Pin Plastic DIP (N):  $\theta_{JC}=35^{\circ}\text{C/W}; \, \theta_{JA}=90^{\circ}\text{C/W}$ 8-Pin Plastic SOIC (R):  $\theta_{JC}=45^{\circ}\text{C/W}; \, \theta_{JA}=115^{\circ}\text{C/W}.$ 

#### PIN CONNECTIONS 8-Pin Plastic DIP (N) 8-Pin Plastic SOIC (R)

|           |   | -                          | l    |
|-----------|---|----------------------------|------|
| <b>Y1</b> | 1 | •                          | 8 X1 |
| Y2        | 2 | AD835                      | 7 X2 |
| VN        | 3 | TOP VIEW<br>(Not to Scale) | 6 VP |
| z         | 4 |                            | 5 W  |
|           |   |                            | ı    |

#### **ORDERING GUIDE**

| Model   | Temperature Range | Package Options* |
|---------|-------------------|------------------|
| AD835AN | -40°C to +85°C    | N-8              |
| AD835AR | -40°C to +85°C    | R-8              |

<sup>\*</sup>N = Plastic DIP; R = Small Outline IC Plastic Package (SOIC).

## **Typical Performance Characteristics**



Figure 1. Typical Composite Output Differential Gain & Phase, NTSC for X Channel; f = 3.58 MHz,  $R_I = 150 \Omega$ 



Figure 2. Typical Composite Output Differential Gain & Phase, NTSC for Y Channel; f = 3.58 MHz,  $R_1 = 150 \Omega$ 



Figure 3. Gain & Phase vs. Frequency of X, Y, Z Inputs



Figure 4. Gain Flatness to 0.1 dB

### **AD835**



Figure 5. X and Y Feedthrough vs. Frequency



Figure 6. Small Signal Pulse Response at W Output,  $R_L = 150 \Omega$ ,  $C_L \le 5 \, pF$ , X Channel =  $\pm 0.2 \, V$ , Y Channel =  $\pm 1.0 \, V$ 



Figure 7. Large Signal Pulse Response at W Output,  $R_L = 150 \Omega$ ,  $C_L \le 5 \text{ pF}$ , X Channel =  $\pm 1.0 \text{ V}$ , Y Channel =  $\pm 1.0 \text{ V}$ 



Figure 8. CMRR vs. Frequency for X or Y Channel,  $R_L = 150 \,\Omega$ ,  $C_L \leq 5 \,pF$ 



Figure 9. PSRR vs. Frequency for V+ and V- Supply



Figure 10. Harmonic Distortion at 10 MHz; 10 dBm Input to X or Y Channels,  $R_L$  = 150  $\Omega$ ,  $C_L$  =  $\leq$  5 pF



Figure 11. Harmonic Distortion at 50 MHz, 10 dBm Input to X or Y Channel,  $R_L = 150 \,\Omega$ ,  $C_L \leq 5 \,pF$ 



Figure 12. Harmonic Distortion at 100 MHz, 10 dBm Input to X or Y Channel,  $R_L$  = 150  $\Omega$ ,  $C_L \le 5$  pF



Figure 13. Maximum Output Voltage Swing,  $R_{\rm L}$  = 50  $\Omega$ ,  $C_{\rm L} \le 5~\rm pF$ 



Figure 14. V<sub>os</sub> Output Drift vs. Temperature



Figure 15. Fixed LO on Y Channel vs. RF Frequency Input to X Channel



Figure 16. Fixed IF vs. LO Frequency on Y Channel

### **AD835**

#### PRODUCT DESCRIPTION

The AD835 is a four-quadrant, voltage output, analog multiplier fabricated on an advanced, dielectrically isolated, complementary bipolar process. In its basic mode, it provides the linear product of its X and Y voltage inputs. In this mode, the -3~dB output voltage bandwidth is 250 MHz (a small signal rise time of 1 ns). Full-scale (–1 V to +1 V) rise/fall times are 2.5 ns (with the standard  $R_{\rm L}$  of 150  $\Omega$ ) and the settling time to 0.1% under the same conditions is typically 20 ns.

As in earlier multipliers from Analog Devices, a unique summing feature is provided at the Z-input. As well as providing independent ground references for inputs and output, and enhanced versatility, this feature allows the AD835 to operate with voltage gain. Its X-, Y- and Z-input voltages are all nominally  $\pm 1$  V FS, with overrange of at least 20%. The inputs are fully differential and at high impedance (100 k $\Omega$ ||2 pF) and provide a 70 dB CMRR (f  $\leq 1$  MHz).

The low impedance output is capable of driving loads as small as  $25~\Omega.$  The peak output can be as large as  $\pm 2.2~V$  minimum for  $R_L=150~\Omega,$  or  $\pm 2.0~V$  minimum into  $R_L=50~\Omega.$  The AD835 has much lower noise than the AD534 or AD734, making it attractive in low level signal-processing applications, for example, as a wideband gain-control element or modulator.

#### **Basic Theory**

The multiplier is based on a classic form, having a translinear core, supported by three (X, Y, Z) linearized voltage-to-current converters, and the load driving output amplifier. The scaling voltage (the denominator U, in the equations below) is provided by a bandgap reference of novel design, optimized for ultralow noise. Figure 17 shows the functional block diagram.

In general terms, the AD835 provides the function

$$W = \frac{(X1 - X2)(Y1 - Y2)}{U} + Z \tag{1}$$

where the variables W, U, X, Y and Z are all voltages. Connected as a simple multiplier, with  $X=X1-X2,\,Y=Y1-Y2$  and Z=0, and with a scale factor adjustment (see below) which sets  $U=1\,V$ , the output can be expressed as

$$W = XY \tag{2}$$



Figure 17. Functional Block Diagram

Simplified representations of this sort, where all signals are presumed to be expressed in *volts*, are used throughout this data sheet, to avoid the needless use of less-intuitive subscripted variables (such as  $V_{X1}$ ). We can view all variables as being *normalized to 1 V*. For example, the input X can either be stated as being in the range –1 V to +1 V, or simply –1 to +1. The latter representation will be found to facilitate the development of new functions using the AD835. The explicit inclusion of the denominator, U, is also less helpful, as in the case of the AD835, if it is not an electrical input variable.

#### **Scaling Adjustment**

The basic value of U in Equation 1 is nominally 1.05 V. Figure 18, which shows the basic multiplier connections, also shows how the effective value of U can be adjusted to have any lower voltage (usually 1 V) through the use of a resistive-divider between W (Pin 5) and Z (Pin 4). Using the general resistor values shown, we can rewrite Equation 1 as

$$W = \frac{XY}{I} + kW + (1 - k)Z'$$
 (3)

(where Z' is distinguished from the signal Z at Pin 4). It follows that

$$W = \frac{XY}{(1-k)U} + Z' \tag{4}$$

In this way, we can modify the effective value of U to

$$U' = (1 - k)U \tag{5}$$

without altering the scaling of the Z' input. (This is to be expected, since the only "ground reference" for the output is through the Z' input.)

Thus, to set U' to 1 V, remembering that the basic value of U is 1.05 V, we need to choose R1 to have a nominal value of 20 times R2. The values shown here allow U to be adjusted through the nominal range 0.95 V to 1.05 V, that is, R2 provides a 5% gain adjustment.



Figure 18. Multiplier Connections

Note that in many applications, the exact gain of the multiplier may not be very important; in which case, this network may be omitted entirely, or R2 fixed at  $100\,\Omega$ .

#### **APPLICATIONS**

The AD835 is both easy to use and versatile. The capability for adding another signal to the output at the Z input is frequently valuable. Three applications of this feature are presented here: a wideband voltage controlled amplifier, an amplitude modulator and a frequency doubler. Of course, the AD835 may also be used as a square law detector (with its X- and Y-inputs connected in parallel) in which mode it is useful at input frequencies to well over 250 MHz, since that is the bandwidth limitation only of the *output amplifier*.

#### **Multiplier Connections**

Figure 18 shows the basic connections for multiplication. The inputs will often be single sided, in which case the X2 and Y2 inputs will normally be grounded. Note that by assigning Pins 7 and 2 to these (inverting) inputs, respectively, an extra measure of isolation between inputs and output is provided. The X and Y inputs may, of course, be reversed to achieve some desired overall sign with inputs of a particular polarity, or they may be driven fully differentially.

Power supply decoupling and careful board layout are always important in applying wideband circuits. The decoupling recommendations shown in Figure 18 should be followed closely. In remaining figures in this data sheet, these power supply decoupling components have been omitted for clarity, but should be used wherever optimal performance with high speed inputs is required. However, they may be omitted if the full high frequency capabilities of AD835 are not being exploited.

#### A Wideband Voltage Controlled Amplifier

Figure 19 shows the AD835 configured to provide a gain of nominally 0 to 12 dB. (In fact, the control range extends from well under -12 dB to about +14 dB.) R1 and R2 set the gain to be nominally  $\times 4$ . The attendant bandwidth reduction that comes with this increased gain can be partially offset by the addition of the peaking capacitor C1. Although this circuit shows the use of dual supplies, the AD835 can operate from a single 9 V supply with slight revision.



Figure 19. Voltage Controlled 50 MHz Amplifier Using the AD835

The ac response of this amplifier for gains of 0 dB ( $V_G = 0.25 \ V$ ), 6 dB ( $V_G = 0.5 \ V$ ) and 12 dB ( $V_G = 1 \ V$ ) is shown in Figure 20. In this application, the resistor values have been slightly adjusted to reflect the nominal value of  $U = 1.05 \ V$ . The overall sign of the gain may be controlled by the sign of  $V_G$ .



Figure 20. AC Response of VCA

#### An Amplitude Modulator

Figure 21 shows a simple modulator. The carrier is applied both to the Y-input and the Z-input, while the modulating signal is applied to the X-input. For zero modulation, there is no product term, so the carrier input is simply replicated at unity gain by the voltage follower action from the Z-input. At X=1 V, the RF output is doubled, while for X=-1 V, it is fully suppressed. That is, an X-input of approximately  $\pm 1$  V (actually  $\pm U$ , or about 1.05 V) corresponds to a modulation index of 100%. Carrier and modulation frequencies can be up to 300 MHz, somewhat beyond the nominal -3 dB bandwidth.

Of course, a suppressed carrier modulator can be implemented by omitting the feedforward to the Z-input, grounding that pin instead.



Figure 21. Simple Amplitude Modulator Using the AD835

#### **Squaring and Frequency Doubling**

Amplitude domain squaring of an input signal, E, is achieved simply by connecting the X- and Y-inputs in parallel to produce an output of  $E^2/U$ . The input may have either polarity, but the output in this case will always be positive. The output polarity may be reversed by interchanging either the X or Y inputs.

When the input is a sine wave E sin  $\omega t$ , a signal squarer behaves as a frequency doubler, since

$$\frac{\left(E\sin\omega t\right)^2}{U} = \frac{E^2}{2U}(1-\cos 2\,\omega t) \tag{6}$$

While useful, Equation 6 shows a dc term at the output which will vary strongly with the amplitude of the input, E.

### **AD835**

Figure 22 shows a frequency doubler which overcomes this limitation and provides a relatively constant output over a moderately wide frequency range, determined by the time-constant C1 and R1. The voltage applied to the X- and Y-inputs are exactly in quadrature at a frequency  $f=1/2\,\pi C1R1$  and their amplitudes are equal. At higher frequencies, the X-input becomes smaller while the Y-input increases in amplitude; the opposite happens at lower frequencies. The result is a double frequency output, centered on ground, whose amplitude of 1 V for a 1 V input varies by only 0.5% over a frequency range of  $\pm 10\%$ . Because there is no "squared" dc component at the output, sudden changes in the input amplitude do not cause a "bounce" in the dc level.



Figure 22. Broadband "Zero-Bounce" Frequency Doubler This circuit is based on the identity

$$\cos\theta\sin\theta = \frac{1}{2}\sin2\theta\tag{7}$$

At  $\omega_{\rm O}=1/C1R1$ , the X input leads the input signal by  $45^{\circ}$  (and is attenuated by  $\sqrt{2}$ , while the Y input lags the input signal by  $45^{\circ}$ , and is also attenuated by  $\sqrt{2}$ . Since the X and Y inputs are  $90^{\circ}$  out of phase, the response of the circuit will be

$$W = \frac{1}{U} \frac{E}{\sqrt{2}} (\sin \omega t - 45^{\circ}) \frac{E}{\sqrt{2}} (\sin \omega t + 45^{\circ}) = \frac{E^{2}}{2U} (\sin 2\omega t)$$
 (8)

which has no dc component, R2 and R3 are included to restore the output to 1 V for an input amplitude of 1 V (the same gain adjustment as mentioned earlier). Because the voltage across the capacitor, C1, decreases with frequency, while that across the resistor, R1, increases, the amplitude of the output varies only slightly with frequency. In fact, it is only 0.5% below its full value (at its center frequency  $\omega_{\rm o} = 1/C1R1$ ) at 90% and 110% of this frequency.

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

## 8-Pin Plastic DIP (N Package)



## 8-Pin Plastic SOIC (R Package)

