# GALVANTECH, INC.

GVT7232A8 TRADITIONAL PINOUT 32K X 8 SRAM

# ASYNCHRONOUS SRAM

# 32K x 8 SRAM

+5V SUPPLY, SINGLE CHIP ENABLE TRADITIONAL PINOUT

#### **FEATURES**

- Fast access times: 8, 10, and 12ns
- Fast OE# access times: 5 and 6ns
- Single  $+5V \pm 10\%$  power supply
- Fully static -- no clock or timing strobes necessary
- All inputs and outputs are TTL-compatible
- Three state outputs
- High-performance, low-power consumption, CMOS double-poly, double-metal process

| o | PTIONS               | MARI | KING                                          |
|---|----------------------|------|-----------------------------------------------|
| • | Timing               |      |                                               |
|   | 8ns access           | -8   |                                               |
|   | 10ns access          | -10  |                                               |
|   | 12ns access          | -12  |                                               |
| • | Packages             |      |                                               |
|   | 28-pin SOJ (300 mil) | SJ   |                                               |
|   | 28-pin TSOP          | TS   |                                               |
| • | Power consumption    |      |                                               |
|   | Standard             | None |                                               |
|   | Low                  | L    |                                               |
|   |                      |      |                                               |
| • | Temperature          |      |                                               |
|   | Commercial           | None | $(0^{\circ}\text{C to }70^{\circ}\text{C})$   |
|   | Industrial           | I    | $(-40^{\circ}\text{C to }85^{\circ}\text{C})$ |

#### GENERAL DESCRIPTION

The GVT7232A8 is organized as a 32,768 x 8 SRAM using a four-transistor memory cell with a high performance, silicon gate, low-power CMOS process. Galvantech SRAMs are fabricated using double-layer polysilicon, double-layer metal technology.

Static design eliminates the need for external clocks or timing strobes. For increased system flexibility and eliminating bus contention problems, this device offers one chip enable (CE#) along with output enable (OE#) for this organization.

The chip is enabled when CE# is LOW. With chip being enabled, writing to this device is accomplished when write enable (WE#) is LOW and reading is accomplished when (OE#) go LOW with (WE#) remaining HIGH. The device offers a low power standby mode when chip is not selected. This allows system designers to meet low standby power requirements.





### FUNCTIONAL BLOCK DIAGRAM



#### TRUTH TABLE

| MODE           | CE# | WE# | OE# | DQ     | POWER   |
|----------------|-----|-----|-----|--------|---------|
| READ           | L   | Н   | L   | Q      | ACTIVE  |
| WRITE          | L   | L   | Х   | D      | ACTIVE  |
| OUTPUT DISABLE | L   | Н   | Н   | HIGH-Z | ACTIVE  |
| STANDBY        | Н   | Х   | Х   | HIGH-Z | STANDBY |

#### PIN DESCRIPTIONS

| Pin Numbers                                       | SYMBOL  | TYPE             | DESCRIPTION                                                                                                                                                                                |
|---------------------------------------------------|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10, 9, 8, 7, 6, 5, 4, 3, 25, 24, 21, 23, 2, 26, 1 | A0-A14  | Input            | Addresses Inputs: These inputs determine which cell is addressed.                                                                                                                          |
| 27                                                | WE#     | Input            | Write Enable: This input determines if the cycle is a READ or WRITE cycle. WE# is LOW for a WRITE cycle and HIGH for a READ cycle.                                                         |
| 20                                                | CE#     | Input            | Chip Enable: This input is used to enable the device. When CE# is LOW, the chip is selected. When either CE# is HIGH, the chip is disabled and automatically goes into standby power mode. |
| 22                                                | OE#     | Input            | Output Enable: This active LOW input enables the output drivers.                                                                                                                           |
| 11, 12, 13, 15,<br>16, 17, 18, 19                 | DQ1-DQ8 | Input/<br>Output | SRAM Data I/O: Data inputs and data outputs                                                                                                                                                |
| 28                                                | VCC     | Supply           | Power Supply: 5V ±10%                                                                                                                                                                      |
| 14                                                | VSS     | Supply           | Ground                                                                                                                                                                                     |

# GALVANTECH, INC.

### GVT7232A8 TRADITIONAL PINOUT 32K X 8 SRAM

#### **ABSOLUTE MAXIMUM RATINGS\***

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### DC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS

(All Temperature Ranges; VCC =  $5V \pm 10\%$  unless otherwise noted)

| DESCRIPTION                  | CONDITIONS                                         | SYMBOL          | MIN  | MAX   | UNITS | NOTES |
|------------------------------|----------------------------------------------------|-----------------|------|-------|-------|-------|
| Input High (Logic 1) voltage |                                                    | V <sub>IH</sub> | 2.2  | VCC+1 | V     | 1, 2  |
| Input Low (Logic 0) Voltage  |                                                    | V <sub>II</sub> | -0.5 | 0.8   | V     | 1, 2  |
| Input Leakage Current        | $0V \le V_{IN} \le VCC$                            | IL <sub>I</sub> | -5   | 5     | uA    |       |
| Output Leakage Current       | Output(s) disabled,<br>0V ≤ V <sub>OUT</sub> ≤ VCC | IL <sub>O</sub> | -5   | 5     | uA    |       |
| Output High Voltage          | I <sub>OH</sub> = -4.0mA                           | V <sub>OH</sub> | 2.4  |       | V     | 1     |
| Output Low Voltage           | I <sub>OL</sub> = 8.0mA                            | V <sub>OL</sub> |      | 0.4   | V     | 1     |
| Supply Voltage               |                                                    | VCC             | 4.5  | 5.5   | V     | 1     |

| DESCRIPTION        | CONDITIONS                                                                         | SYM              | TYP  | POWER    | -8* | -10 | -12 | UNITS | NOTES |
|--------------------|------------------------------------------------------------------------------------|------------------|------|----------|-----|-----|-----|-------|-------|
| Power Supply       | Device selected; CE# ≤ V <sub>IL</sub> ; VCC =MAX;                                 | Icc              | 60   | standard | 170 | 145 | 125 | mA    | 3, 14 |
| Current: Operating | f=f <sub>MAX</sub> ; outputs open                                                  |                  |      | low      | 160 | 135 | 115 |       |       |
| TTL Standby        | CE# ≥V <sub>IH</sub> ; VCC = MAX; f=f <sub>MAX</sub>                               | I <sub>SB1</sub> | 20   | standard | 45  | 41  | 37  | mA    | 14    |
|                    |                                                                                    |                  |      | low      | 40  | 36  | 32  |       |       |
| CMOS Standby       | CE# ≥VCC -0.2;                                                                     | I <sub>SB2</sub> | 0.75 | standard | 5   | 5   | 5   | mA    | 14    |
|                    | VCC = MAX;<br>all other inputs ≤ VSS +0.2 or ≥VCC -0.2;<br>all inputs static; f= 0 |                  |      | low      | 5   | 5   | 5   |       |       |

\*NOTE: VCC =  $5V \pm 5\%$  for this speed grade.

#### **CAPACITANCE**

| DESCRIPTION                   | CONDITIONS                      | SYMBOL           | MAX | UNITS | NOTES |
|-------------------------------|---------------------------------|------------------|-----|-------|-------|
| Input Capacitance             | $T_A = 25^{\circ}C$ ; f = 1 MHz | C <sub>I</sub>   | 6   | pF    | 4     |
| Input/Output Capacitance (DQ) | VCC = 5V                        | C <sub>I/O</sub> | 8   | pF    | 4     |

#### AC ELECTRICAL CHARACTERISTICS

(Note 5) (All Temperature Ranges; VCC =  $5V \pm 10\%$ )

| DESCRIPTION                                  |                   | - 8* |     | - 10 |     | - 12 |     |       |         |
|----------------------------------------------|-------------------|------|-----|------|-----|------|-----|-------|---------|
| DESCRIPTION                                  | SYM               | MIN  | MAX | MIN  | MAX | MIN  | MAX | UNITS | NOTES   |
| READ Cycle                                   |                   | l.   |     |      |     |      |     |       |         |
| READ cycle time                              | <sup>t</sup> RC   | 8    |     | 10   |     | 12   |     | ns    |         |
| Address access time                          | <sup>t</sup> AA   |      | 8   |      | 10  |      | 12  | ns    |         |
| Chip Enable access time                      | <sup>t</sup> ACE  |      | 8   |      | 10  |      | 12  | ns    |         |
| Output hold from address change              | tOH               | 2    |     | 2    |     | 2    |     | ns    |         |
| Chip Enable to output in Low-Z               | tLZCE             | 3    |     | 3    |     | 3    |     | ns    | 4, 7    |
| Chip disable to output in High-Z             | tHZCE             |      | 5   |      | 5   |      | 6   | ns    | 4, 6, 7 |
| Output Enable access time                    | <sup>t</sup> AOE  |      | 5   |      | 5   |      | 6   | ns    |         |
| Output Enable to output in Low-Z             | <sup>t</sup> LZOE | 0    |     | 0    |     | 0    |     | ns    |         |
| Output Enable to output in High-Z            | tHZOE             |      | 5   |      | 5   |      | 6   | ns    | 4, 6    |
| Chip Enable to power-up time                 | <sup>t</sup> PU   | 0    |     | 0    |     | 0    |     | ns    | 4       |
| Chip disable to power-down time              | <sup>t</sup> PD   |      | 8   |      | 10  |      | 12  | ns    | 4       |
| WRITE Cycle                                  |                   |      |     |      |     |      |     |       |         |
| WRITE cycle time                             | tWC               | 8    |     | 10   |     | 12   |     | ns    |         |
| Chip Enable to end of write                  | tCW               | 6    |     | 7    |     | 8    |     | ns    |         |
| Address valid to end of write, with OE# HIGH | <sup>t</sup> AW   | 6    |     | 7    |     | 8    |     | ns    |         |
| Address setup time                           | <sup>t</sup> AS   | 0    |     | 0    |     | 0    |     | ns    |         |
| Address hold from end of write               | <sup>t</sup> AH   | 0    |     | 0    |     | 0    |     | ns    |         |
| WRITE pulse width                            | tWP2              | 8    |     | 10   |     | 10   |     | ns    |         |
| WRITE pulse width, with OE# HIGH             | tWP1              | 6    |     | 7    |     | 8    |     | ns    |         |
| Data setup time                              | <sup>t</sup> DS   | 5    |     | 5    |     | 6    |     | ns    |         |
| Data hold time                               | <sup>t</sup> DH   | 0    |     | 0    |     | 0    |     | ns    |         |
| Write disable to output in Low-Z             | <sup>t</sup> LZWE | 3    |     | 3    |     | 3    |     | ns    | 4, 7    |
| Write Enable to output in High-Z             | <sup>t</sup> HZWE |      | 5   |      | 5   |      | 6   | ns    | 4, 6, 7 |

<sup>\*</sup>NOTE: VCC =  $5V \pm 5\%$  for this speed grade.

#### AC TEST CONDITIONS

| Input pulse levels            | 0V to 3.0V          |  |  |  |  |
|-------------------------------|---------------------|--|--|--|--|
| Input rise and fall times     | 1.5ns               |  |  |  |  |
| Input timing reference levels | 1.5V                |  |  |  |  |
| Output reference levels       | 1.5V                |  |  |  |  |
| Output load                   | See Figures 1 and 2 |  |  |  |  |

#### **OUTPUT LOADS**



Fig. 1 OUTPUT LOAD EQUIVALENT



Fig. 2 OUTPUT LOAD EQUIVALENT

#### **NOTES**

- 1. All voltages referenced to VSS (GND).
- $\begin{array}{ll} \text{2.} & \text{Overshoot:} & V_{IH} \leq +7.0 \text{V for } t \leq {}^{t}\!RC \ /2. \\ & \text{Undershoot:} & V_{IL} \leq -2.0 \text{V for } t \leq {}^{t}\!RC \ /2. \\ \end{array}$
- 3.  $I_{cc}$  is given with no output current.  $I_{cc}$  increases with greater output loading and faster cycle times.
- 4. This parameter is sampled.
- 5. Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted.
- 6. Output loading is specified with  $C_L$ =5pF as in Fig. 2. Transition is measured  $\pm 500$ mV from steady state voltage.
- 7. At any given temperature and voltage condition, <sup>t</sup>HZCE is less than <sup>t</sup>LZCE and <sup>t</sup>HZWE is less than <sup>t</sup>LZWE.

- 8. WE# is HIGH for READ cycle.
- Device is continuously selected. Chip enable and output enables are held in their active state.
- 10. Address valid prior to, or coincident with, latest occurring chip enable.
- 11.  $t_{RC}$  = Read Cycle Time.
- 12. Chip Enable and Write Enable can initiate and terminate a WRITE cycle.
- 13. Capacitance derating applies to capacitance different from the load capacitance shown in Fig. 1.
- 14. Typical values are measured at 5V, 25°C and 20ns cycle time.

### LOW VCC DATA RETENTION WAVEFORM



#### **READ CYCLE NO.** 1<sup>(8, 9)</sup>



## **READ CYCLE NO. 2**<sup>(7, 8, 10, 12)</sup>



### **WRITE CYCLE NO. 1**<sup>(7, 12, 13)</sup>

(Write Enable Controlled with Output Enable OE# active LOW))



### WRITE CYCLE NO. $2^{(12, 13)}$

(Write Enable Controlled with Output Enable OE# inactive HIGH)





## GVT7232A8 TRADITIONAL PINOUT 32K X 8 SRAM

# WRITE CYCLE NO. 3<sup>(12, 13)</sup>

(Chip Enable Controlled)





#### **Package Dimensions**

### 28-pin 300 Mil Plastic SOJ (SJ)



Note: All dimensions in inches (millimeters)  $\frac{MAX}{MIN}$  or typical, min where noted.

#### 28-pin Plastic TSOP (TS)





Note: All dimensions in inches (millimeters)  $\frac{MAX}{MIN}$  or typical, max where noted.

# **Ordering Information**

# **GVT 7232A8 XX - XX X X**

