### 查询U2730B供应商 TEMIC Semiconductors

# U2730B

# **L-Band Down-Converter for DAB Receivers**

#### Description

The U2730B is a monolithic integrated L-band downconverter circuit fabricated in TEMIC Semiconductors' advanced UHF5S technology. It covers all functions of an L-band down-converter in a DAB receiver. The device includes a gain-controlled amplifier, a gain-controlled mixer, an output buffer, a gain-control block, an L-band oscillator and a complete frequency syntheziser unit. The frequency syntheziser block consists of an input buffer for

#### Features

- Supply voltage: 8.5 V
- **RF** frequency range: 1400 MHz to 1550 MHz
- IF frequency range: 150 MHz to 250 MHz
- Overall IM3 rejection: > 40 dB
- Overall gain control range: typ. 30 dB
- DSB noise figure: 9.5 dB
- Gain-controlled amplifier
- Gain-controlled L-band mixer
- On-chip gain-control circuitry

#### **Block Diagram**

the reference frequency signal, a reference divider, an LO divider, a tri-state phase detector, a loop filter amplifier, a lock detector, a programmable charge pump, a test interface and a control interface.

Electrostatic sensitive device. Observe precautions for handling.



- On-chip VCO, typical frequency 1261.568 MHz
- Internal VCO can be overdriven by an external LO
- On-chip frequency synthesizer
  - Fixed LO divider factor: 2464
  - Four reference divider factors selectable: 32, 35, 36, 48
  - Tristate phase detector with programmable charge pump
  - De-activation of tuning output programmable
  - Lock-status indication
  - Test interface



Figure 1. Block diagram



### **Ordering Information**

| Extended Type Number | Package | Remarks                                 |
|----------------------|---------|-----------------------------------------|
| U2730B-MFS           | SSO28   | Tube                                    |
| U2730B-MFSG1         | SSO28   | Taped and reeled according to IEC 286-3 |

### **Pin Description**



| Figure | 2. | Pinning |
|--------|----|---------|
| riguit | 2. | 1 mmng  |

| Pin      | Symbol | Function                         |
|----------|--------|----------------------------------|
| 1        | n.c.   | Not connected                    |
| 2        | С      | Control input                    |
| 3        | VCC1   | Supply voltage                   |
| 4        | VREF   | Reference pin of VCO             |
| 5        | TANK   | Tank pin of VCO                  |
| 6, 7, 8, | GND    | Ground                           |
| 21, 22,  |        |                                  |
| 23, 24   | VCC2   |                                  |
| 9        |        | Supply voltage                   |
| 10       | TMD    | Test output of main divider      |
| 11       | TRD    | Test output of reference divider |
| 12       | CD     | Active filter output             |
| 13       | PD     | Three-state charge pump output   |
| 14       | PLCK   | Lock-indication output           |
|          |        | (open collector)                 |
| 15       | REF    | Reference divider input          |
| 16       | NREF   | Reference divider input          |
|          |        | (inverted)                       |
| 17       | TH     | Threshold voltage of comparator  |
| 18       | AGC    | Charge-pump output of            |
|          |        | comparator, AGC input for        |
|          |        | amplifier and mixer              |
| 19       | IF     | Intermediate frequency output    |
| 20       | VCC3   | Supply voltage                   |
| 25       | NRF    | RF input (inverted)              |
| 26       | RF     | RF input                         |
| 27       | S      | Control input                    |
| 28       | VCC4   | Supply voltage                   |

### **Functional Description**

The U2730B-B is an L-band down-converter circuit covering a gain-controlled amplifier, a gain-controlled mixer, an output buffer, a gain-control circuitry, an L-band oscillator and a frequency synthesizer block. Designed for applications in an DAB receiver, the purpose of this circuit is to down-convert incoming L-band signals in the frequency range of 1452 MHz to 1492 MHz to an IF frequency in the range of about 190 MHz to 230 MHz which can be handled by a subsequent DAB tuner. A block diagram of this circuit is shown in figure 1.

#### **Gain-Controlled Amplifier**

RF signals applied to the input Pin RF are amplified by a gain-controlled amplifier. Although the complementary Pin NRF is internally blocked, it is recommended to block this pin additionally by an external capacitor. The gain-control voltage is generated by an internal gain-control circuitry. The output signal of this amplifier is fed to a gain-controlled mixer.

#### **Gain-Controlled Mixer and Output Buffer**

The purpose of this mixer is to down-convert the L-band signal in the frequency range of 1452 MHz to 1492 MHz to an IF frequency in the range of about 190 MHz to 230 MHz. Like the amplifier, the gain of the mixer is controlled by the gain-control circuitry. The IF signal is buffered and filtered by a one-pole lowpass filter at a 3-dB frequency of about 500 MHz and then it is fed to the single-ended output Pin IF.

#### **Gain-Control Circuitry**

The purpose of the gain-control circuitry is to measure the signal power, to compare it with a certain power level and to generate control voltages for the gain-controlled amplifier and mixer. An equivalent circuit of this functional block is shown in figure 4.

In order to meet this functionality, the output signal of the buffer amplifier is weakly bandpass filtered (transition range about 60 MHz to 550 MHz), rectified, lowpass filtered and fed to a comparator whose threshold can be defined by an external resistor, R<sub>TH</sub>, at Pin TH. By varying the value of this resistor, a power threshold of about -35 dBm to -25 dBm can be selected. In order to achieve a good intermodulation ratio, it is recommended to keep the power threshold below -30 dBm. An appropriate application is shown in figure 3. Depending on the selection made by the comparator, a charge pump charges or discharges a capacitor which is applied to the Pin AGC. By varying this capacitor, different time constants of the AGC loop can be realized. The voltage arising at the Pin AGC is used to control the gain setting of the gain-controlled amplifier and mixer. By applying an external voltage to the Pin AGC the internal AGC loop can be overdriven.

#### **Voltage-Controlled Oscillator**

A voltage-controlled oscillator supplies an LO signal to the mixer. An equivalent circuit of this oscillator is shown in figure 5. In the application circuits figures 3 and 5, a ceramic coaxial resonator is applied to the oscillator's Pins TANK and REF. It should be noted that the Pin REF has to be blocked carefully. Figure 6 shows a different application where the oscillator is overdriven by an external oscillator. In any case, a DC path at a low impedance must be established between the Pins TANK and REF. The output signal of the oscillator is fed to the LO divider block of the frequency synthesizer unit which locks the VCO's frequency on the frequency of a reference signal applied to the Pins REF and NREF. Figure 7 shows the typical phase-noise performance of the oscillator in locked state.

#### **Overall Properties of the Signal Path**

The overall gain of this circuit amounts 21 dB, the gaincontrol range is about 32 dB.

#### **Frequency Synthesizer**

The frequency synthesizer block consists of an input buffer for a reference signal, a reference divider, an LO divider to divide the frequency of the internal oscillator, a tristate phase detector, a lock detector, a programmable charge pump, a loop filter amplifier, a control interface and a test interface. The control interface is accessed by two control pins, Pins C and S. The test interface provides test signals which represent output signals of the reference and the LO divider.

The purpose of this unit is to lock the frequency,  $f_{VCO}$ , of the internal VCO on the frequency,  $f_{ref}$ , of the reference signal applied to the input Pins REF and NREF by a phase-locked loop according to the following equation:

$$f_{VCO} = SF \times f_{ref} / SF_{ref}$$

where:

SF = 2464

SF<sub>ref</sub> = scaling factor of reference divider according to the following table

| Voltage at Pin S (Pin 27) | SF <sub>ref</sub> |
|---------------------------|-------------------|
| Ground                    | 35                |
| V <sub>CC</sub> / 2       | 32                |
| Open                      | 48                |
| V <sub>CC</sub>           | 36                |

V<sub>CC</sub>-supply voltage

#### **Reference Divider**

Four different scaling factors of the reference divider can be selected by the input Pin S: 32, 35, 36, 48. Starting from a reference oscillator frequency of 16.384 MHz/ 17.92 MHz/ 18.432 MHz/ 24.576 MHz these scaling factors result in an output frequency of the reference divider of 512 kHz. If the input control Pin C is left open (high-impedance state), a test signal which monitors the output frequency of the reference divider appears at the output Pin TRD of the test interface.

#### LO Divider

The LO divider is operated at the fixed division ratio 2464. Assuming the settings described in the section 'Reference divider', the oscillator's frequency is controlled to be 1261.568 MHz in locked state, the output frequency of the RF divider is 512 kHz. In analogy to the reference divider, a test signal which monitors the output frequency of the RF divider appears at the output Pin TMD of the test interface if the input control Pin C is left open (high-impedance state).

#### Phase Comparator, Charge Pump and Loop Filter

The tristate phase detector causes the charge pump to source or to sink current at the output Pin PD depending on the phase relation of its input signals which are provided by the reference and the RF divider respectively. By means of the control Pin C, two different values of this current can be selected, and furthermore the charge-pump current can be switched off.

A high-gain amplifier (output Pin CD) which is implemented to construct a loop filter, as shown in the application circuit, can be switched off by means of the control Pin C. In the application circuit figure 3, the loop filter is completed by connecting the Pins PD and CD by an appropriate RC network.

An internal lock detector checks if the phase difference of the input signals of the phase detector is smaller than approximately 250 ns in seven subsequent comparisons. If a phase lock is detected, the open collector output Pin PLCK is set to HIGH. It should be noted that the output current of this pin must be limited by external circuitry as it is not limited internally. If the voltage at the control Pin C is chosen to be half the supply voltage, or if this control pin is left open, the lock-detector function is de-activated and the logical value of the PLCK output is undefined.

| Paramete                                                      | Symbol               | Value             | Unit         |                  |
|---------------------------------------------------------------|----------------------|-------------------|--------------|------------------|
| Supply voltage                                                | Pins 3, 9, 20 and 28 | V <sub>CC</sub>   | -0.3 to +9.5 | V                |
| RF input voltage                                              | Pins 25 and 26       | V <sub>RF</sub>   | 750          | mV <sub>pp</sub> |
| Voltage at Pin AGC                                            | Pin 18               | V <sub>AGC</sub>  | 0.5 to 6     | V                |
| Voltage at Pin TH                                             | Pin 17               | V <sub>TH</sub>   | -0.3 to +4.0 | V                |
| Input voltage at Pin TANK<br>(internal oscillator overdriven) | Pin 5                | V <sub>TANK</sub> | 1            | V <sub>pp</sub>  |
| Current at IF output                                          | Pin 19               | I <sub>IF</sub>   | 4.0          | mA               |
| Reference input voltage (diff.)                               | Pins 15 and 16       | REF, NREF         | 1            | V <sub>pp</sub>  |
| Control input voltage                                         | Pins 1, 2 and 27     | C, S              | -0.3 to +9.5 | V                |
| PLCK output current                                           | Pin 14               | I <sub>PLCK</sub> | 0.5          | mA               |
| PLCK output voltage                                           | Pin 14               | V <sub>PLCK</sub> | -0.3 to +5.5 | V                |
| Junction temperature                                          |                      | Tj                | 125          | °C               |
| Storage temperature                                           |                      | T <sub>stg</sub>  | -40 to +125  | °C               |

#### **Absolute Maximum Ratings**

#### **Operating Range**

| Parameters                          |  | Symbol           | Min. | Тур. | Max. | Unit |
|-------------------------------------|--|------------------|------|------|------|------|
| Supply voltage Pins 3, 9, 20 and 28 |  | V <sub>CC</sub>  | 8.0  | 8.5  | 9.35 | V    |
| Ambient temperature                 |  | T <sub>amb</sub> | -40  |      | +85  | °C   |

#### **Thermal Resistance**

| Parameters                    | Symbol            | Value  | Unit |
|-------------------------------|-------------------|--------|------|
| Junction ambient SSO28 (mod.) | R <sub>thJA</sub> | t.b.d. | K/W  |

#### **Electrical Characteristics**

Operating conditions:  $V_{CC} = 8.5 \text{ V}$ ,  $T_{amb} = 25^{\circ}\text{C}$ , application circuit see figure 3, unless otherwise specified

| Parameters                                  | Test Conditions / Pins                                                        | Symbol                 | Min.     | Тур.      | Max. | Unit     |
|---------------------------------------------|-------------------------------------------------------------------------------|------------------------|----------|-----------|------|----------|
| Supply current (max. gain)                  | $p_{\rm RF} = -60 \ \rm dBm$                                                  | I <sub>S,MAX</sub>     | 40       | 51        | 62   | mA       |
| Supply current (min. gain)                  | $p_{\rm RF} = -10 \ \rm dBm$                                                  | I <sub>S,MIN</sub>     | 44       | 55        | 66   | mA       |
| Overall characteristics                     | $Pin \ 8 \rightarrow 2$                                                       |                        |          |           |      |          |
| Maximum conversion gain                     | $p_{\rm RF} = -60 \ \rm dBm$                                                  | g <sub>c,max</sub>     | 18       | 21        | 24   | dB       |
| Minimum conversion gain                     | $p_{\rm RF} = -10 \ \rm dBm$                                                  | g <sub>c,min</sub>     | -14      | -11       | -8   | dB       |
| AGC range                                   |                                                                               | $\Delta g_c$           |          | 32        |      | dB       |
| Third order 2 tone<br>intermodulation ratio | $p_{RF1} + p_{RF2} = -6 \text{ dBm}$<br>$p_{RF1} + p_{RF2} = -15 \text{ dBm}$ | dim3                   | 20<br>30 | 35<br>40  |      | dB<br>dB |
| DSB noise figure<br>(50-Ω system)           | Maximum gain<br>Minimum gain                                                  | NF                     |          | 9.5<br>30 |      | dB<br>dB |
| RF input I                                  | Pin 26                                                                        |                        |          |           |      |          |
| Frequency range                             |                                                                               | f <sub>in,RF</sub>     | 1400     |           | 1550 | MHz      |
| Maximum input power                         | $\dim 3 \ge 20 \text{ dB}$                                                    | p <sub>in,max,RF</sub> |          | -6        |      | dBm      |
| Input impedance                             |                                                                               | Z <sub>in,RF</sub>     |          | 200    1  |      | Ω∥pF     |
| IF output I                                 | Pin 19                                                                        |                        |          |           |      |          |
| Frequency range                             |                                                                               | f <sub>out,IF</sub>    | 150      |           | 250  | MHz      |
| Output impedance                            |                                                                               | Z <sub>out,IF</sub>    |          | 50        |      | Ω        |
| Voltage standing wave ratio                 |                                                                               | VSWR <sub>IF</sub>     |          | 2.0       |      |          |
| VCO                                         | Pin 5                                                                         |                        |          |           |      |          |
| Frequency                                   |                                                                               | f <sub>LO</sub>        | 1000     | 1261.568  | 1500 | MHz      |
| Phase noise                                 | 100 kHz distance, appli-<br>cation circuit see figure 5                       | L <sub>100kHz</sub>    |          | -100      |      | dBc/Hz   |
| Minimum input power                         | VCO overdriven, appli-                                                        | PLO,MIN                |          | -11       |      | dBm      |
| Maximum input power                         | cation circuit see figure 6                                                   | PLO,MAX                |          | -5        |      | dBm      |
| Frequency synthesizer                       |                                                                               |                        |          |           |      |          |
| RF divide factor                            |                                                                               | SF                     |          | 2464      |      |          |
| Reference divide factor                     | Pin S connected to GND                                                        | SF <sub>ref</sub>      |          | 35        |      |          |
|                                             | Pin S connected to $V_{CC}/2$                                                 |                        |          | 32        |      |          |
|                                             | Pin S open<br>Pin S connected to V <sub>CC</sub>                              |                        |          | 48<br>36  |      |          |
|                                             |                                                                               |                        |          | 50        |      |          |

### **Electrical Characteristics (continued)**

Operating conditions:  $V_{CC} = 8.5 \text{ V}$ ,  $T_{amb} = 25^{\circ}$ C, application circuit see figure 3, unless otherwise specified

| Parameters                      |        | Test Conditions / Pins                                                                               | Symbol                | Min.                | Тур.                                 | Max.                | Unit                     |
|---------------------------------|--------|------------------------------------------------------------------------------------------------------|-----------------------|---------------------|--------------------------------------|---------------------|--------------------------|
| <b>REF input REF</b> , 1        | NREF   | Pins 15 and 16                                                                                       |                       |                     |                                      |                     |                          |
| Input frequency rang            | ge     |                                                                                                      | f <sub>ref</sub>      | 5                   |                                      | 50                  | MHz                      |
|                                 |        | Pin S connected to GND<br>Pin S connected to $V_{CC}/2$<br>Pin S open<br>Pin S connected to $V_{CC}$ |                       |                     | 17.920<br>16.384<br>24.576<br>18.432 |                     | MHz<br>MHz<br>MHz<br>MHz |
| Input sensitivity               |        |                                                                                                      | V <sub>refs</sub>     |                     | 10                                   | 20                  | mV <sub>rms</sub>        |
| Maximum input sign              | al     |                                                                                                      | V <sub>refmax</sub>   |                     |                                      | 300                 | mV <sub>rms</sub>        |
| Input impedance                 |        | Single-ended                                                                                         | Z <sub>ref</sub>      |                     | 2.7k   <br>2.5                       |                     | kΩ∥pF                    |
| Phase detector                  |        |                                                                                                      |                       |                     |                                      |                     |                          |
| Charge-pump curren              | t      | Pin C connected to V <sub>CC</sub><br>Pin 13                                                         | I <sub>PD2</sub>      | ± 160               | ± 203                                | ± 240               | μA                       |
|                                 |        | Pin C connected to GND                                                                               | I <sub>PD1</sub>      | ± 40                | ± 50                                 | ± 60                | μΑ                       |
|                                 |        | Pin C connected to V <sub>CC</sub> /2                                                                | I <sub>PD1,tri</sub>  |                     |                                      | ± 100               | nA                       |
| Output voltage PD               |        | Pin 2 open Pin 13                                                                                    | V <sub>PD</sub>       |                     |                                      | 0.3                 | V                        |
| Internal reference<br>frequency |        |                                                                                                      | f <sub>PD</sub>       |                     | 512                                  |                     | kHz                      |
| Typical tuning voltag           | ge     | Pin 12                                                                                               | V <sub>tune</sub>     | 0.3                 |                                      | 5                   | V                        |
| Lock indication                 | PLCK   | Pin 14                                                                                               |                       |                     |                                      |                     |                          |
| Leakage current                 |        | $V_{PLCK} = 5.5 V$                                                                                   | I <sub>PLCK</sub>     |                     |                                      | 10                  | μA                       |
| Saturation voltage              |        | $I_{PLCK} = 0.5 \text{ mA}$                                                                          | V <sub>PLCK,sat</sub> |                     |                                      | 0.5                 | V                        |
| Control inputs C ar             | nd S   | Pins 2 and 27                                                                                        |                       |                     |                                      |                     |                          |
| Input voltage                   |        | Pin connected to GND                                                                                 | VL                    | 0                   |                                      | 0.1 V <sub>CC</sub> | V                        |
|                                 |        | Pin connected to V <sub>CC</sub> /2                                                                  | VM                    | 0.4 V <sub>CC</sub> |                                      | 0.6 V <sub>CC</sub> | V                        |
|                                 |        | Pin open                                                                                             | Vopen                 |                     | open                                 |                     |                          |
|                                 |        | Pin connected to V <sub>CC</sub>                                                                     | V <sub>H</sub>        | 0.9 V <sub>CC</sub> |                                      | 1                   | V                        |
| Test outputs                    | TMD, 7 | TRD Pins 10 and 11                                                                                   |                       |                     |                                      |                     |                          |
| Frequency                       |        | Pin C open                                                                                           | f <sub>test</sub>     |                     | 512                                  |                     | kHz                      |
| Voltage swing                   |        | $R_{load} \ge 1 M\Omega$ , $C_{load} \le 15 \text{ pF}$ ,<br>Pin C open                              | V <sub>test</sub>     |                     | 400                                  |                     | mV <sub>pp</sub>         |

**TEMIC** Semiconductors

## **Application Circuit**

Example: reference divider factor = 35, charge-pump current =  $200 \,\mu A$ 



Figure 3. Application circuit



## **Equivalent Circuits**



Figure 4. AGC contol circuit



Figure 5. VCO circuit

Rev. A1, 20-May-99

### **Application Circuit for External LO Signal**

With an external LO signal it is possible to overdrive the VCO. In this case, the internal VCO acts as an LO buffer.



Figure 6. Application circuit for external LO signal

#### **Phase-Noise Performance**

Operating conditions

 $V_{CC} = 8.5$  V,  $T_{amb} = 25^{\circ}$ C, application circuit see figure 3,  $I_{PD} = 200 \mu$ A,  $f_{REF} = 17.92$  MHz / -10 dBm



**RB** 100 Hz **VB** 100 Hz SPAN 50.00 kHz

Figure 7. Phase noise

0

### **Typical Gain Control Charateristics**

Operating conditions:  $V_{CC} = 8.5 \text{ V}$ ,  $T_{amb} = 25C$ ,  $F_{RF} = 1490 \text{ MHz}$ ,  $F_{LO} = 1261.568 \text{ MHz}$ 



Figure 8. IF output power (Pin 19)

#### 3.9 3.8 $R_{th}=18.8k\Omega$ vAGC (V) 3.7 3.6 $R_{th}$ =6.8k $\Omega$ 3.5 3.4 3.3 3.2 3.1 3.0 -70 -30 -20 -10 -60-50-4014852 pRF (dBm)

Figure 9. Gain control voltage (Pin 11)

#### Third Order 2-Tone Intermodulation Ratio (dim3)

Operating conditions:  $f_{RF1} = 1490$  MHz,  $f_{RF2} = 1491$  MHz,  $p_{RF1} = p_{RF2} = p_{RF}$ 



### **Total Supply Current**

4.2 4.1 4.0

Operating conditions:  $R_{TH}$  = 12 kΩ, PLL locked, Icp = 200  $\mu A$ 



Figure 11.



5.7

## **Package Information**





### **Ozone Depleting Substances Policy Statement**

It is the policy of **TEMIC Semiconductor GmbH** to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

**TEMIC Semiconductor GmbH** has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

**TEMIC Semiconductor GmbH** can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

We reserve the right to make changes to improve technical design and may do so without further notice. Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use TEMIC Semiconductors products for any unintended or unauthorized application, the buyer shall indemnify TEMIC Semiconductors against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

> TEMIC Semiconductor GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2594, Fax number: 49 (0)7131 67 2423