



## Micropower Precision Triple Supply Monitor

### **FEATURES**

- Simultaneously Monitors 5V, 3.3V and **Adjustable Inputs**
- Guaranteed Threshold Accuracy: ±0.75%
- Low Supply Current: 20µA
- Internal Reset Time Delay: 200ms
- Manual Pushbutton Reset Input
- Active Low and Active High Reset Outputs
- Active Low "Soft" Reset Output
- Power Supply Glitch Immunity
- Guaranteed RESET for V<sub>CC3</sub> ≥ 1V
- WWW.DZSC.COM 8-Pin SO and MSOP Packages

## **APPLICATIONS**

- **Desktop Computers**
- **Notebook Computers**
- Intelligent Instruments
- Portable Battery-Powered Equipment

## DESCRIPTION

The LTC®1326 is a triple supply monitor intended for systems with multiple supply voltages. It provides micropower operation, small size and high accuracy supply monitoring.

Tight 0.75% threshold accuracy and glitch immunity ensure reliable reset operation without false triggering. The 20µA typical supply current makes the LTC1326 ideal for power-conscious systems.

The RST output is guaranteed to be in the correct state for V<sub>CC3</sub> down to 1V. The LTC1326 may also be configured to monitor any one or two V<sub>CC</sub> inputs instead of three, depending on system requirements.

A manual pushbutton reset input provides the ability to generate a very narrow "soft" reset pulse (100µs typ) or a 200ms reset pulse equivalent to a power-on reset. Both SRST and RST outputs are open-drain and can be OR-tied with other reset sources.

7. LTC and LT are registered trademarks of Linear Technology Corporation.

## TYPICAL APPLICATION



#### **RST Output Voltage** vs Supply Voltage



## **ABSOLUTE MAXIMUM RATINGS**

| <del></del> -               |
|-----------------------------|
|                             |
|                             |
| 0.5V to 7V                  |
| 0.5V to 7V                  |
| $-0.5V$ to $V_{CG3} + 0.3V$ |
| –7V to 7V                   |
|                             |

## PACKAGE/ORDER INFORMATION



Consult factory for Industrial and Military grade parts.

## **ELECTRICAL CHARACTERISTICS**

 $V_{CC3} = 3.3V$ ,  $V_{CC5} = 5V$ ,  $V_{CCA} = V_{CC3}$ ,  $T_A = 25^{\circ}C$  unless otherwise noted.

| SYMBOL              | PARAMETER                                  | CONDITIONS                                                                                                           |   | MIN        | TYP   | MAX   | UNITS |
|---------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---|------------|-------|-------|-------|
| V <sub>RT3</sub>    | Reset Threshold V <sub>CC3</sub>           |                                                                                                                      | • | 3.094      | 3.118 | 3.143 | V     |
| V <sub>RT5</sub>    | Reset Threshold V <sub>CC5</sub>           |                                                                                                                      | • | 4.687      | 4.725 | 4.762 | V     |
| $V_{RTA}$           | Reset Threshold V <sub>CCA</sub>           |                                                                                                                      | • | 0.992      | 1.000 | 1.007 | V     |
| V <sub>CC</sub>     | V <sub>CC3</sub> Operating Voltage         | RST in Correct Logic State                                                                                           | • | 1          |       | 7     | V     |
| I <sub>VCC3</sub>   | V <sub>CC3</sub> Supply Current            | PBR = V <sub>CC3</sub>                                                                                               | • |            | 20    | 40    | μА    |
| I <sub>VCC5</sub>   | V <sub>CC5</sub> Input Current             | V <sub>CC5</sub> = 5V                                                                                                | • |            | 2.8   | 5     | μА    |
| I <sub>VCCA</sub>   | V <sub>CCA</sub> Input Current             | V <sub>CCA</sub> = 1V                                                                                                | • | <b>-</b> 5 | 0     | 5     | nA    |
| t <sub>RST</sub>    | Reset Pulse Width                          | $\overline{RST}$ Low with 10k $\Omega$ Pull-Up to V <sub>CC3</sub>                                                   | • | 140        | 200   | 280   | ms    |
| t <sub>SRST</sub>   | Soft Reset Pulse Width                     | $\overline{\sf SRST}$ Low with 10k $\Omega$ Pull-Up to V <sub>CC3</sub>                                              | • | 50         | 100   | 200   | μѕ    |
| t <sub>UV</sub>     | V <sub>CC</sub> Undervoltage Detect to RST | V <sub>CC5</sub> , V <sub>CC3</sub> or V <sub>CCA</sub> Less Than Reset<br>Threshold V <sub>RT</sub> by More Than 1% |   |            | 13    |       | μѕ    |
| I <sub>PBR</sub>    | PBR Pull-Up Current                        | PBR = 0V                                                                                                             | • | 3          | 7     | 10    | μА    |
| $\overline{V_{IL}}$ | PBR, RST Input Low Voltage                 |                                                                                                                      | • |            |       | 0.8   | V     |
| $\overline{V_{IH}}$ | PBR, RST Input High Voltage                |                                                                                                                      | • | 2          |       |       | V     |
| t <sub>PW</sub>     | PBR Min Pulse Width                        |                                                                                                                      | • | 40         |       |       | ns    |
| t <sub>DB</sub>     | PBR Debounce                               | Deassertion of PBR Input to SRST Output (PBR Pulse Width = 1µs)                                                      | • |            | 20    | 35    | ms    |
| t <sub>PB</sub>     | PBR Assertion Time to Reset                | PBR Held Less Than V <sub>IL</sub>                                                                                   | • | 1.4        | 2.0   | 2.8   | S     |

## **ELECTRICAL CHARACTERISTICS**

 $V_{CC3} = 3.3V$ ,  $V_{CC5} = 5V$ ,  $V_{CCA} = V_{CC3}$ ,  $T_A = 25^{\circ}C$  unless otherwise noted.

| SYMBOL              | PARAMETER                                         | CONDITIONS                                                                  |   | MIN                  | TYP                     | MAX        | UNITS |
|---------------------|---------------------------------------------------|-----------------------------------------------------------------------------|---|----------------------|-------------------------|------------|-------|
| $\overline{V_{0L}}$ | RST Output Voltage Low                            | I <sub>SINK</sub> = 5mA<br>I <sub>SINK</sub> = 100μA, V <sub>CC3</sub> = 1V | • |                      | 0.15<br>0.05            | 0.4<br>0.4 | V     |
|                     | SRST Output Voltage Low                           | I <sub>SINK</sub> = 2.5mA                                                   | • |                      | 0.15                    | 0.4        | V     |
|                     | RST Output Voltage Low                            | I <sub>SINK</sub> = 2.5mA                                                   | • |                      | 0.15                    | 0.4        | V     |
| $V_{OH}$            | RST Output Voltage High (Note 3)                  | I <sub>SOURCE</sub> = 1μA                                                   | • | V <sub>CC3</sub> – 1 |                         |            | V     |
|                     | SRST Output Voltage High (Note 3)                 | I <sub>SOURCE</sub> = 1μA                                                   | • | V <sub>CC3</sub> – 1 |                         |            | V     |
|                     | RST Output Voltage High                           | I <sub>SOURCE</sub> = 600μA                                                 | • | V <sub>CC3</sub> – 1 |                         |            | V     |
| t <sub>PHL</sub>    | Prop Delay RST to RST<br>High Input to Low Output | C <sub>RST</sub> = 20pF                                                     |   |                      | 25                      |            | ns    |
| t <sub>PLH</sub>    | Prop Delay RST to RST<br>Low Input to High Output | C <sub>RST</sub> = 20pF                                                     |   |                      | 45                      |            | ns    |
| V <sub>OVR</sub>    | V <sub>CC5</sub> Reset Override Voltage           | Override V <sub>CC5</sub> Ability to Assert<br>RST (Note 4)                 |   | \                    | √ <sub>CC3</sub> ±0.025 | j          | V     |

The • denotes specifications which apply over the full operating temperature range.

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

Note 2: All voltage values are with respect to GND.

**Note 3:** The output pins SRST and RST have weak internal pull-ups to  $V_{CC3}$  of  $6\mu A$  typ. However, external pull-up resistors may be used when faster rise times are required.

**Note 4:** The  $V_{CC5}$  reset override voltage is valid for an operating range less than approximately 4.15V. Above this point the override is turned off and the  $V_{CC5}$  pin functions normally.

## TYPICAL PERFORMANCE CHARACTERISTICS







1236 G06

## TYPICAL PERFORMANCE CHARACTERISTICS



















1236 G12

## PIN FUNCTIONS

**V<sub>CC3</sub> (Pin 1):** 3.3V Sense Input and Power Supply Pin for the IC. At least 1V must be applied to this pin for the  $\overline{RST}$  to be in its guaranteed state. Bypass to ground with  $\geq 0.1 \mu F$  ceramic capacitor.

V<sub>CC5</sub> (Pin 2): 5V Sense Input.

 $V_{CCA}$  (Pin 3): 1V Sense, High Impedance Input. If unused it can be tied to either  $V_{CC3}$  or  $V_{CC5}$ .

GND (Pin 4): Ground.

**RST (Pin 5):** Reset Logic Output. Active high CMOS logic output, drives high to  $V_{CC3}$ , buffered compliment of  $\overline{RST}$ . An external pull-down on the  $\overline{RST}$  pin will drive this pin high.

 $\overline{\textbf{RST}}$  (**Pin 6**): Reset Logic Output. Active low, open-drain logic output with weak pull-up to V<sub>CC3</sub>. Can be pulled up greater than V<sub>CC3</sub> when interfacing to 5V logic. Asserted when one or more of the supplies are below trip

thresholds and held for 200ms after all supplies become valid. Also asserted after PBR is held low for more than 2 seconds and for an additional 200ms after PBR is released.

**SRST (Pin 7):** "Soft" Reset. Active low, open-drain logic output with weak pull-up to  $V_{CC3}$ . Can be pulled up greater than  $V_{CC3}$  when interfacing to 5V logic. Asserted for 100µs after  $\overline{PBR}$  is held low for less than 2 seconds and released.

**PBR (Pin 8):** Pushbutton Reset. Active low logic input with weak pull-up to  $V_{CC3}$ . Can be pulled up greater than  $V_{CC3}$  when interfacing to 5V logic. When asserted for less than 2 seconds, outputs a soft reset 100µs pulse on the SRST pin. When PBR is asserted for greater than 2 seconds, the RST output is forced low and remains low until 200ms after PBR is released.

## **BLOCK DIAGRAM**



### TIMING DIAGRAMS

# V<sub>CC</sub> Monitor Timing



#### **Pushbutton Reset Function Timing**



#### APPLICATIONS INFORMATION

#### Operation

The LTC1326 is a micropower, high accuracy triple supply monitoring circuit. The part has two basic functions: generation of a reset when power supplies are out of range, and generation of reset or a "soft" reset when the PBR is pulled low.

#### **Supply Monitoring**

All three  $V_{CC}$  inputs must be above predetermined thresholds for 200ms before the reset output is released. The LTC1326 will assert reset during power-up, power-down and brownout conditions on any one or more of the  $V_{CC}$  inputs (assumes  $V_{CC3} \ge 1V$ ).

On power-up, before  $V_{CC3}$  reaches 1V,  $\overline{RST}$  is pulled to a logic low of 0.4V or less. As long as any one of the  $V_{CC}$  inputs is below its predetermined threshold,  $\overline{RST}$  will stay a logic low. Once all of the  $V_{CC}$  inputs rise above their thresholds, an internal timer is started and  $\overline{RST}$  is released after 200ms.  $\overline{RST}$  outputs the inverted state of what is seen on  $\overline{RST}$ .

RST is reasserted whenever any one of the  $V_{CC}$  inputs drops below its predetermined threshold and remains asserted until 200ms after all of the  $V_{CC}$  inputs are above their thresholds.

On power-down, once any of the  $V_{CC}$  inputs drop below its threshold, RST is held at a logic low. A logic low of 0.4V is guaranteed until  $V_{CC3}$  drops below 1V.

The three precision voltage comparators internal to the LTC1326 have response times that are typically 13 $\mu$ s. This slow response time helps prevent mistriggering due to transients on each of the  $V_{CC}$  inputs. The part's ability

to suppress transients can be improved by bypassing each of the  $V_{CC}$  inputs with a  $0.1\mu F$  capacitor to ground.

#### **Pushbutton Reset**

The LTC1326 provides a pushbutton reset input pin. The PBR input has an internal pull-up current source to  $V_{CC3}$ . If the PBR pin is not used it can be left floating.

When the PBR is pulled low for less than  $t_{PB}$  ( $\approx 2~sec$ ), a narrow (100µs typ) soft reset pulse is generated on the SRST output pin after the button is released. The pushbutton circuitry contains an internal debounce counter which delays the output of the soft reset pulse by typically 20ms. This pin can be OR-tied to the RST pin and issue what is called a "soft" reset. The SRST thereby resets the microprocessor without interrupting the DRAM refresh cycle. In this manner DRAM information remains undisturbed. Alternatively, SRST may be monitored by the processor to initiate a software-controlled reset.

When the PBR pin is held low for longer than  $t_{PB}$  ( $\approx 2\,\text{sec}$ ), a standard reset is generated. Once the 2 second period has elapsed, a reset signal is produced by the pushbutton logic, thereby clearing the reset counter. Once the button is released, the reset counter begins counting the reset period (200ms nominal). Consequently, the reset outputs remain asserted for approximately 200ms after the button is released.

<u>During</u> a supply induced reset condition, the ability of the PBR pin to force a soft reset condition on the <u>SRST</u> pin is disabled. In other words <u>SRST</u> will remain high. If the PBR pin is held <u>low</u>, both <u>during</u> and after a supply induced reset (low <u>RST</u>), the RST pin will remain low until 200ms after the PBR goes high.

### APPLICATIONS INFORMATION

#### **Dual and Single Supply Monitor Operation**

The  $V_{CC3}$ ,  $V_{CC5}$  and  $V_{CCA}$  inputs may be individually disabled by the following techniques which allows the LTC1326 to be used as a dual or single supply monitor.

The  $V_{CCA}$  pin, if unused, can be tied to either  $V_{CC3}$  or  $V_{CC5}$ . This is an obvious solution since the trip points for  $V_{CC3}$  and  $V_{CC5}$  will always be greater than the trip point for  $V_{CCA}$ .

The  $V_{CC5}$  input trip point is disabled if its voltage is equal to the voltage on  $V_{CC3}\pm25\text{mV}$  and the voltage on  $V_{CC5}$  is less than 4.15V. In this manner the part will behave as a 3.3V monitor and the  $V_{CC5}$  reset will be disabled.

The  $V_{CC5}$  trip point is reenabled when the voltage on  $V_{CC5}$  is equal to the voltage on  $V_{CC3}\pm25\text{mV}$  and the two inputs are greater than approximately 4.15V. In this manner the LTC1326 can function as a 5V monitor with the 3.3V monitor disabled.

When monitoring either 3.3V or 5V with  $V_{CC3}$  strapped to  $V_{CC5}$ , (see Figure 1) the LTC1326 determines which is the appropriate range. The LTC1326 handles this situation as



Figure 1



Figure 2. RST Voltage vs Supply Voltage

shown in Figure 2. Above 1V and below  $V_{RT3}$ , RST is held low. From  $V_{RT3}$  to approximately 4.15V the LTC1326 assumes 3.3V supply monitoring and RST is deasserted. Above approximately 4.15V the LTC1326 operates as a 5V monitor. Table 1 summarizes the state of RST and RST at various operating voltages with  $V_{CC3} = V_{CC5}$ .

Table 1. Override Truth Table ( $V_{CC3} = V_{CC5}$ )

| •                                                                   | 000 000, |     |
|---------------------------------------------------------------------|----------|-----|
| INPUTS (V <sub>CC3</sub> = V <sub>CC5</sub> = V <sub>CC</sub> )     | RST      | RST |
| $0V \le V_{CC} \le 1V$                                              | _        | _   |
| $1V \le V_{CC} \le V_{RT3}$                                         | 0        | 1   |
| $\overline{V_{RT3} \le V_{CC} \le 4.15V}$                           | 1        | 0   |
| ${4.15\text{V} \le \text{V}_{\text{CC}} \le \text{V}_{\text{RT5}}}$ | 0        | 1   |
| $V_{RT5} \le V_{CC}$                                                | 1        | 0   |

#### Interfacing to 5V Logic

The LTC1326 is powered internally from the  $V_{CC3}$  pin. In applications where the RESET signal is going to a 5V microprocessor, it is possible to have a case where the 5V supply is up and the 3.3V supply is at 0V. In this situation the LTC1326 doesn't have the drive capability to ensure a valid low on the RST pin. This is especially true if there is a pull-up resistor to  $V_{CC5}$ . The circuit, Figure 3, will ensure proper assertion of system RESET to the 5V logic as long as either the 5V or 3.3V supply has at least 1V applied.



Figure 3. Triple Supply Monitor Interfacing to a 5V Microprocessor

## TYPICAL APPLICATIONS

## Triple Supply Monitor (3.3V, 5V and Adjustable)



## Dual Supply Monitor (3.3V and 5V, Defeat V<sub>CCA</sub> Input)



## TYPICAL APPLICATIONS

SRST Tied to RST and OR-Tying Other Sources to RST to Generate Reset and Reset



### Using $V_{CCA}$ Tied to DC/DC Feedback Divider



## TYPICAL APPLICATIONS

## Using the Short Pulse Width, Pushbutton Soft Reset Feature to Initiate Hard Reset



## Triple Supply Monitor with 3.3V and 5V System Resets



PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted.

#### MS8 Package 8-Lead Plastic MSOP

(LTC DWG # 05-08-1660)



- \* DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
- \*\* DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE

MSOP08 0596

#### **S8 Package** 8-Lead Plastic Small Outline (Narrow 0.150)

(LTC DWG # 05-08-1610)





- \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
- \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE



# LTC1326

## **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                            | COMMENTS                                          |
|-------------|--------------------------------------------------------|---------------------------------------------------|
| LTC690      | 5V Supply Monitor, Watchdog Timer and Battery Backup   | 4.65V Threshold                                   |
| LTC694-3.3  | 3.3V Supply Monitor, Watchdog Timer and Battery Backup | 2.9V Threshold                                    |
| LTC699      | 5V Supply Monitor and Watchdog Timer                   | 4.65V Threshold                                   |
| LTC1232     | 5V Supply Monitor, Watchdog Timer and Pushbutton Reset | 4.37V/4.62V Threshold                             |
| LTC1536     | Precision Triple Supply Monitor for PCI Applications   | Meets PCI t <sub>FAIL</sub> Timing Specifications |

1326f LT/TP 1107 /K • PRINTED IN THE LISA