To Top / Lineup / Index

FUJITSU SEMICONDUCTOR DATA SHEET

DS07-13506-1E

# 16-bit Proprietary Microcontroller

**CMOS** 

## F<sup>2</sup>MC-16F MB90242A Series

### **MB90242A**

#### **■** DESCRIPTION

The MB90242A is a 16-bit microcontroller optimized for "mechatronics" control applications such as hard disk drive unit control.

The instruction set is based on the AT architecture of the F<sup>2</sup>MC\*-16, 16H family, with additional high-level language supporting instruction, expanded addressing modes, enhanced multiplication and division instructions, and improved bit processing instructions. In addition, long-word data can now be processed due to the inclusion of a 32-bit accumulator.

The MB90242A has a multiply/accumulate unit as a peripheral resource, allowing easy realization of digital filters such as IIR or FIR. The MB90242A has abundant embedded peripheral features, such as 6-channel 8/10-bit A/D converter, UART, 2-channel + 1-channel timer, 4-channel input capture and 4-channel external interrupt.

\*1: F<sup>2</sup>MC stands for FUJITSU Flexible Microcontroller.

#### **■ FEATURES**

• F<sup>2</sup>MC-16F CPU

Minimum execution time: 62.5 ns (32 MHz oscillation:  $5.0 \text{ V} \pm 10\%$ )

Instruction set optimized for controller applications

Improved instruction set applicable to high-level language (C) and multitasking

Improved execution speed: 8-byte queue

Powerful interrupt fuctions (interrupt processing time: 1.0 µs 32 MHz oscillation)

Automatic transfer function independent of instructions

Extended intelligent I/O Service

(Continued)

#### **■ PACKAGE**



#### (Continued)

• DSP unit

Specific function for calculations of IIR

A maximum of 8 product resulted from signed 16-bit  $\times$  16-bit multiplications can be accumulated.

$$Y_k = \sum_{n=0}^{N} b_n Y_{k-n} + \sum_{m=0}^{M} a_m X_{k-m}$$
 is executed in 0.625 µs (at oscillation of 32 MHz, N = M = 3)

The N and M value is set to a maximum of 3, independently.

• Internal RAM: 2 Kbytes (MB90242A)

Depending on mode settings, data stored on RAM can be executed as CPU instructions.

- General-purpose ports: max. 38 channels
- A/D converter (analog inputs: 6 channels)

Resolution: 10 bits

Conversion time: min. 1.25  $\mu s$ 

Switchable to 8/10 bits

Number of registers for storing conversion results: 4

- 8-bit UART: 1 channel
- 8/16-bit I/O simple serial interface (8 Mbps max.): 2 channels
- 16-bit free-run timer: Operating clock cycle 0.25 μs
- 16-bit input capture: 4 channels

Activated by selected edges

- 16-bit reload timer: 2 channels
- External interrupts: 4 channels
- Timebase timer: 18 bits
- · Watchdog timer
- Clock gear function
- Low-power consumption modes

Sleep mode

Stop mode

Hardware standby mode

- Packages: LQFP-80
- CMOS 0.8 μm technology

#### **■ PRODUCT LINEUP**

| Part number Parameter | MB90242A                                                                |
|-----------------------|-------------------------------------------------------------------------|
| Classification        | Mass production device                                                  |
| СРИ                   | F <sup>2</sup> MC-16F CPU core                                          |
| DSP unit              | Built-in                                                                |
| Internal RAM*         | 2 Kbytes                                                                |
| General-purpose ports | Max. 38 channels                                                        |
| A/D converter         | 10-bit resolution, analog inputs: 6 channels                            |
| D/A converter         | None                                                                    |
| UART                  | 8 bits: 1 channel                                                       |
| 8/16-bit serial I/O   | 8/16 bits: 1 channel<br>Transfer direction switching function available |
| 16-bit free-run timer | Built-in                                                                |
| 16-bit input capture  | 4 channels                                                              |
| 16-bit reload timer   | 2 channels                                                              |
| External interrupts   | 4 channels                                                              |
| Timebase timer        | Built-in                                                                |
| Watchdog timer        | Built-in                                                                |
| Clock gear function   | Built-in                                                                |
| Package               | FPT-80P-M05                                                             |

 $<sup>^{\</sup>star}$  : The RAM has an extra 64-byte area reserved for multiply/accumulate operations.

#### **■ PIN ASSIGNMENT**



#### **■ PIN DESCRIPTION**

| Pin no.<br>LQFP* | Pin name   | Circuit type | Function                                                                                                                                                                                                                      |
|------------------|------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 8           | P20 to P27 | F            | These pins cannot be used as general-purpose ports.                                                                                                                                                                           |
|                  | A00 to A07 |              | Output pins for the lower 8 bits of the external address bus                                                                                                                                                                  |
| 10 to 17         | P30 to P37 | F            | These pins cannot be used as general-purpose ports.                                                                                                                                                                           |
|                  | A08 to A15 |              | Output pins for the middle 8 bits of the external address bus                                                                                                                                                                 |
| 18               | P40        | F            | General-purpose I/O port This function is available when corresponding bit of the upper address control register specifies port.                                                                                              |
|                  | A16        |              | External address bus output pin bit 16 This function is available when corresponding bit of the upper address control register specifies address.                                                                             |
| 19               | P41        | F            | General-purpose I/O port This function is available when corresponding bit of the upper address control register specifies port.                                                                                              |
|                  | A17        |              | External address bus output pin bit 17 This function is available when corresponding bit of the upper address control register specifies address.                                                                             |
| 20               | P42        | F            | General-purpose I/O port This function is available when corresponding bit of the upper address control register specifies port.                                                                                              |
|                  | A18        |              | External address bus output pin bit 18 This function is available when corresponding bit of the upper address control register specifies address.                                                                             |
|                  | SID0       |              | UART #0 data input pin This pin, as required, is used for input during UART #0 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally. |
| 21               | P43        | F            | General-purpose I/O port This function is available when data output of UART #0 is disabled and corresponding bit of the upper address control register specifies port.                                                       |
|                  | A19        |              | External address bus output pin bit 19 This function is available when data output of UART #0 is disabled and corresponding bit of the upper address control register specifies address.                                      |
|                  | SOD0       |              | UART #0 data output pin This function is available when data output of UART #0 is enabled.                                                                                                                                    |

\*: FPT-80P-M05 (Continued)

| Pin no. |          |              |                                                                                                                                                                                                                                                  |
|---------|----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP*   | Pin name | Circuit type | Function                                                                                                                                                                                                                                         |
| 22      | P44      | F            | General-purpose I/O port This function is available when clock output of UART #0 and SSI #2 are disabled and corresponding bit of the upper address control register specifies port.                                                             |
|         | A20      |              | External address bus output pin bit 20 This function is available when clock output of UART #0 is disabled and corresponding bit of the upper address control register specifies address.                                                        |
|         | SCK0     |              | UART #0 clock input pin This function is available when the UART #0 clock output is enabled.                                                                                                                                                     |
| 23      | P45      | F            | General-purpose I/O port This function is available when data output of SSI #2 is disabled and corresponding bit of the upper address control register specifies port.                                                                           |
|         | A21      |              | External address bus output pin bit 21 This function is available when data output of SSI #2 is disabled and corresponding bit of the upper address control register specifies address.                                                          |
|         | ASR0     |              | Input capature #0 data input pin This pin, as required, is used for input during input capture #0 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally. |
|         | TINO     |              | 16-bit timer #0 data input pin This pin, as required, is used for input during 16-bit timer #0 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally.    |
| 24      | P46      | F            | General-purpose I/O port This function is available when corresponding bit of the upper address control register specifies port.                                                                                                                 |
|         | A22      |              | External address bus output pin bit 22 This function is available when corresponding bit of the upper address control register specifies address.                                                                                                |
|         | ASR1     |              | Input capature #1 data input pin This pin, as required, is used for input during input capture #1 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally. |
|         | TIN1     |              | 16-bit timer #1 data input pin This pin, as required, is used for input during 16-bit timer #1 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally.    |

<sup>\*:</sup> FPT-80P-M05 (Continued)

| Pin no. | Pin name   | Circuit type | Function                                                                                                                                                                                                                                                                        |  |  |  |  |
|---------|------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| LQFP*   | Finitianie | Circuit type | i unction                                                                                                                                                                                                                                                                       |  |  |  |  |
| 25      | P47        | F            | General-purpose I/O port This function is available when corresponding bit of the upper address control register specifies port.                                                                                                                                                |  |  |  |  |
|         | A23        |              | External address bus output pin bit 23 This function is available when corresponding bit of the upper address control register specifies address.                                                                                                                               |  |  |  |  |
|         | ASR2       |              | Input capature #2 data input pin This pin, as required, is used for input during input capture #2 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally.                                |  |  |  |  |
| 26      | AVcc       | Power supply | Analog circuit power supply pin This power supply must only be turned on or off when electric potential of AVcc or greater is applied to Vcc.                                                                                                                                   |  |  |  |  |
| 27      | AVRH       | Power supply | This pin must only be trendy on or off when electric potential of AVRH or greater is applied to AVcc.                                                                                                                                                                           |  |  |  |  |
| 28      | AVRL       | Power supply | A/D converter external reference voltage input pin                                                                                                                                                                                                                              |  |  |  |  |
| 29      | AVss       | Power supply | Analog circuit power supply (GND) pin                                                                                                                                                                                                                                           |  |  |  |  |
| 30, 31  | P60, P61   | Н            | N-ch open-drain I/O ports When corresponding bit of the ADER are set to "0," reading data register with an instruction other than read-modify-write group instructions reads the level on these pins, while data written on the data register is output on these pins directly. |  |  |  |  |
|         | ANO, AN1   |              | A/D converter analog input pins<br>Set corresponding bit of the ADER to "1," and corresponding bit of<br>the data register to "1."                                                                                                                                              |  |  |  |  |
| 33, 34  | P62, P63   | Н            | N-ch open-drain I/O ports When corresponding bit of the ADER are set to "0," reading data register with an instruction other than read-modify-write group instructions reads the level on these pins, while data written on the data register is output on these pins directly. |  |  |  |  |
|         | AN2, AN3   |              | A/D converter analog input pins<br>Set corresponding bit of the ADER to "1," and corresponding bit of<br>the data register to "1."                                                                                                                                              |  |  |  |  |
| 35, 36  | P66, P67   | Н            | N-ch open-drain I/O ports When corresponding bit of the ADER are set to "0," reading data register with an instruction other than read-modify-write group instructions reads the level on these pins, while data written on the data register is output on these pins directly. |  |  |  |  |
|         | AN6, AN7   |              | A/D converter analog input pins<br>Set corresponding bit of the ADER to "1," and corresponding bit of<br>the data register to "1."                                                                                                                                              |  |  |  |  |
| 37, 38  | OPEN       | _            | Open pins No internal connections are made.                                                                                                                                                                                                                                     |  |  |  |  |

<sup>\*:</sup>FPT-80P-M05 (Continued)

| Pin no.  | Pin name   | Circuit type | Function                                                                                                                                                                                                                                                                                                                                            |
|----------|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP*    | - Pin name | Circuit type | Function                                                                                                                                                                                                                                                                                                                                            |
| 39 to 41 | MD0 to MD2 | С            | Operating mode selection input pins<br>Connect directly to Vcc or Vss.                                                                                                                                                                                                                                                                              |
| 42       | HST        | D            | Hardware standby input pin                                                                                                                                                                                                                                                                                                                          |
| 43, 44   | P70, P71   | F            | General-purpose I/O ports This function is available when neither output of 16-bit timer #0 nor #1 is enabled.                                                                                                                                                                                                                                      |
|          | TOT0, TOT1 |              | 16-bit timer output pins This function is available when outputs of both 16-bit timer #0 and #1 are enabled.                                                                                                                                                                                                                                        |
| 45       | P72        | F            | General-purpose I/O port                                                                                                                                                                                                                                                                                                                            |
| 46       | P73        | F            | General-purpose I/O port This function is available when clock output of SSI #1 is disabled.                                                                                                                                                                                                                                                        |
|          | SCK1       |              | SSI #1 clock I/O pin                                                                                                                                                                                                                                                                                                                                |
| 47       | P74        | F            | General-purpose I/O port This function is always valid.                                                                                                                                                                                                                                                                                             |
|          | SID1       |              | SSI #1 data input pin This pin, as required, is used for input during SSI #1 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally.                                                                                                                         |
| 48       | P75        | F            | General-purpose I/O port This function is available when data output of SSI #1 is disabled.                                                                                                                                                                                                                                                         |
|          | SOD1       |              | SSI #1 data output pin This function is available when data output of SSI #1 is enabled.                                                                                                                                                                                                                                                            |
| 49, 50   | P80, P81   | G            | General-purpose I/O ports This function is always valid.                                                                                                                                                                                                                                                                                            |
|          | INTO, INT1 |              | External interrupt input pins These pins, as required, are used for input while external interrupt is enabled, and it is necessary to disable input/output for other functions from these pins unless such input/output is made intentionally.                                                                                                      |
| 51       | P82        | F            | General-purpose I/O port This function is always valid.                                                                                                                                                                                                                                                                                             |
|          | INT2       |              | External interrupt input pin This pin, as required, is used for input while external interrupt is enabled, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally. This pin is clamped to "LOW" level when CPU is in the "STOP" status. Use INT0 or INT1 to resume operation. |
|          | ATG        |              | A/D converter activation trigger input pin This pin, as required, is used for input while A/D converter is waiting for activation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally.                                                                                    |

<sup>\*:</sup> FPT-80P-M05 (Continued)

| Pin no. | Pin name   | Circuit type | Function                                                                                                                                                                                                                                                  |
|---------|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP*   | – Fin name | Circuit type | Function                                                                                                                                                                                                                                                  |
| 52      | P50        | F            | General-purpose I/O port This function is available when CLK output is disabled.                                                                                                                                                                          |
|         | CLK        |              | CLK output pin This function is available when CLK output is enabled.                                                                                                                                                                                     |
| 53      | P51        | Е            | General-purpose I/O port This function is available when ready function is disabled.                                                                                                                                                                      |
|         | RDY        |              | Ready input pin This function is available when ready function is enabled.                                                                                                                                                                                |
| 54      | P52        | Е            | General-purpose I/O port This function is available when hold function is disabled.                                                                                                                                                                       |
|         | HAK        |              | Hold acknowledge output pin This function is available when hold function is enabled.                                                                                                                                                                     |
| 55      | P53        | Е            | General-purpose I/O port This function is available when hold function is disabled.                                                                                                                                                                       |
|         | HRQ        |              | Hold request input pin This function is available when hold function is enabled.                                                                                                                                                                          |
| 56      | P54        | F            | General-purpose I/O port This function is available when the external bus 8-bit mode is selected or WRH pin output is disabled.                                                                                                                           |
|         | WRH        |              | Write strobe output pin for the upper eight bits of the data bus This function is available when the external bus 16-bit mode is selected and WRH pin output is enabled.                                                                                  |
| 57      | P55        | F            | General-purpose I/O port This function is available when WRL pin output is disabled.                                                                                                                                                                      |
|         | WRL        |              | Write strobe output pin for the lower eight bits of the data bus This function is available when WRL pin output is enabled.                                                                                                                               |
| 58      | P56        | F            | This pin cannot be used as a general-purpose port.                                                                                                                                                                                                        |
|         | RD         |              | Read strobe output pin for the data bus                                                                                                                                                                                                                   |
| 59      | P57        | F            | General-purpose I/O port                                                                                                                                                                                                                                  |
|         | ASR3       |              | Input capture #3 data input pin This pin, as required, is used for input during input capture #3 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally.           |
|         | INT3       |              | External interrupt #3 data input pin This pin, as required, is used for input during external interrupt #3 input operation, and it is necessary to disable input/output for other functions from this pin unless such input/output is made intentionally. |
| 60      | RST        | В            | External reset request input pin                                                                                                                                                                                                                          |
| 62, 63  | X0, X1     | А            | Crystal oscillator pins (32 MHz)                                                                                                                                                                                                                          |

\*: FPT-80P-M05 (Continued)

| Pin no.   | Pin name   | Circuit type | Function                                                                                                                |  |  |  |  |
|-----------|------------|--------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| LQFP*     | Pin name   | Circuit type | Function                                                                                                                |  |  |  |  |
| 64        | Vcc        | Power supply | Digital circuit power supply pin                                                                                        |  |  |  |  |
| 9, 32, 61 | Vss        | Power supply | upply Digital circuit power supply (GND) pins                                                                           |  |  |  |  |
| 65 to 72  | P00 to P07 | E            | E These pins cannot be used as general-purpose ports.                                                                   |  |  |  |  |
|           | D00 to D07 |              | I/O pins for the lower 8 bits of the external data bus                                                                  |  |  |  |  |
| 73 to 80  | P10 to P17 | E            | General-purpose I/O ports This function is available when the external bus 8-bit mode is selected.                      |  |  |  |  |
|           | D08 to D15 |              | I/O pins for the upper 8 bits of the external data bus This function is available when the 16-bit bus mode is selected. |  |  |  |  |

<sup>\*:</sup>FPT-80P-M05

#### **■ I/O CIRCUIT TYPE**





### To Top / Lineup / Index

## MB90242A Series



#### **■ HANDLING DEVICES**

#### 1. Preventing Latchup

Latchup may occur on CMOS ICs if voltage higher than  $V_{CC}$  or lower than  $V_{SS}$  is applied to the input or output pins other than medium-and high voltage pins or if higher than the voltage is applied between  $V_{CC}$  and  $V_{SS}$ .

When latchup occurs, power supply current increases rapidly might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings.

In addition, for the same reasons take care to prevent the analog power supply from exceeding the digital power supply.

#### 2. Treatment of Unused Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistors.

#### 3. Precautions when Using an External Clock

When an external clock is used, drive X0 only and X1 should be left open.



#### 4. Power Supply Pins

When there are several  $V_{\rm CC}$  and  $V_{\rm SS}$  pins, those pins that should have the same electric potential are connected within the device when the device is designed in order to prevent misoperation, such as latchup. However, all of those pins must be connected to the power supply and ground externally in order to reduce unnecessary emissions, prevent misoperation of strobe signals due to an increase in the ground level, and to observe the total output current standards.

In addition, give a due consideration to the connection in that current supply be connected to  $V_{\text{CC}}$  and  $V_{\text{SS}}$  with the lowest possible impedance.

Finally, it is recommended to connect a capacitor of about 0.1  $\mu$ F between  $V_{CC}$  and  $V_{SS}$  near this device as a bypass capacitor.

#### 5. Crystal Oscillation Circuit

Noise in the vicinity of the X0 and X1 pins will cause this device to operate incorrectly. Design the printed circuit board so that the bypass capacitor connecting X0, X1 and the crystal oscillator (or ceramic oscillator) to ground is located as close to the device as possible.

In addition, because printed circuit board artwork in which the area around the X0 and X1 pins is surrounded by ground provides stable operation, such an arrangement is strongly recommended.

#### 6. CLK Pin



#### 7. Cautions in Applying Power Supply

Hold the  $\overline{\text{HST}}$  pin to the "H" level when applying power supply. When the  $\overline{\text{RST}}$  pin is in the "L" level, do not hold the  $\overline{\text{HST}}$  pin to "L" level.

#### **■ BLOCK DIAGRAM**



#### **■ ELECTRICAL CHARACTERISTICS**

#### 1. Absolute Maximum Ratings

(Vss = AVss = 0.0 V)

| Parameter                              | Symbol           | Va          | lue       | Unit | Remarks |
|----------------------------------------|------------------|-------------|-----------|------|---------|
| Parameter                              | Symbol           | Min.        | Max.      | Onit | Remarks |
| Power supply voltage                   | Vcc              | Vss-0.3     | Vss + 7.0 | V    |         |
| Power supply voltage                   | AVcc             | Vcc – 0.3   | Vcc + 7.0 | V    |         |
| Input voltage                          | Vı*              | Vss - 0.3   | Vcc + 0.3 | V    |         |
| Output voltage                         | Vo*              | Vss - 0.3   | Vcc + 0.3 | V    |         |
| "L" level output current               | loL              |             | 10        | mA   |         |
| "L" level average output current       | lolav            |             | 4         | mA   |         |
| "L" level total average output current | ΣIOLAV           |             | 50        | mA   |         |
| "H" level output current               | Іон              |             | -10       | mA   |         |
| "H" level average output current       | <b>І</b> онаv    |             | -4        | mA   |         |
| "H" level total average output current | ΣΙομαν           |             | -48       | mA   |         |
| Power consumption                      | Po               |             | 600       | mW   |         |
| Operating temperature                  | TA               | -30         | +70       | °C   |         |
| Storage temperature                    | T <sub>stg</sub> | <b>–</b> 55 | +150      | °C   |         |

 $<sup>^{\</sup>ast}$  : V<sub>I</sub> and Vo must not exceed Vcc + 0.3 V.

**WARNING:** Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

#### 2. Recommended Operating Conditions

(Vss = AVss = 0.0 V)

| Parameter             | Symbol   | Value |      | Unit  | Remarks                                 |  |
|-----------------------|----------|-------|------|-------|-----------------------------------------|--|
| Parameter             | Syllibol | Min.  | Max. | Offic | Kemarks                                 |  |
|                       |          | 4.5   | 5.5  | V     |                                         |  |
| Power supply voltage  | Vcc      | 2.0   | 5.5  | V     | For retaining RAM data in the stop mode |  |
| Operating temperature | TA       | -30   | +70  | °C    | External bus mode                       |  |

**WARNING:** Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.

Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand.

#### 3. DC Characteristics

 $(Vcc = 5.0 \text{ V} \pm 10\%, \text{ Vss} = \text{AVss} = 0.0 \text{ V}, \text{ T}_A = -30^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| D                                       | C                | D'                      | ,                      | 1 = 1 0 7 0,          | Value | 0.0 1     |      | Í                 |
|-----------------------------------------|------------------|-------------------------|------------------------|-----------------------|-------|-----------|------|-------------------|
| Parameter                               | Symbol           | Pin name                | Condition              | Min.                  | Тур.  | Max.      | Unit | Remarks           |
|                                         | V <sub>IH1</sub> | _                       | _                      | 0.7 Vcc               |       | Vcc + 0.3 | V    | CMOS input        |
| "H" level input voltage                 | V <sub>IH2</sub> | _                       | _                      | 2.2                   |       | Vcc + 0.3 | V    | TTL input         |
|                                         | Vihis            | _                       | _                      | 0.8 Vcc               |       | Vcc + 0.3 | V    | Hysteresis input  |
|                                         | Vінм             | MD0 to MD2              | _                      | Vcc - 0.3             |       | Vcc + 0.3 | V    |                   |
|                                         | VIL1             | _                       | _                      | Vss – 0.3             | _     | 0.3 Vcc   | V    | CMOS input        |
| "L" level input                         | V <sub>IL2</sub> | _                       | _                      | Vss - 0.3             | _     | 0.8       | V    | TTL input         |
| voltage                                 | VILIS            | _                       | _                      | Vss – 0.3             | _     | 0.2 Vcc   | V    | Hysteresis input  |
|                                         | ViH1             | Vss – 0.3               | _                      | V <sub>SS</sub> + 0.3 | V     |           |      |                   |
| "H" level output voltage                | Vон              | P60 to P63,             |                        | Vcc - 0.5             | _     | _         | V    |                   |
| "L" level output voltage                | Vol              | All ports               |                        | _                     | _     | 0.4       | V    |                   |
|                                         | I <sub>IH1</sub> | Except RST              |                        | _                     | _     | -10       | μΑ   | CMOS input        |
| "H" level input current                 | I <sub>IH2</sub> | _                       |                        | _                     | _     | -10       | μΑ   | TTL input         |
|                                         | Іінз             | _                       |                        | _                     | _     | -10       | μА   | Hysteresis input  |
|                                         | I <sub>IL1</sub> | Except RST              | I .                    | _                     | _     | 10        | μΑ   | CMOS input        |
| "L" level input<br>current              | I <sub>IL2</sub> | _                       |                        | _                     | _     | 10        | μА   | TTL input         |
|                                         | I <sub>IL3</sub> | _                       |                        | _                     | _     | 10        | μΑ   | Hysteresis input  |
| Pull-up resistor                        | RPULL            | RST                     | Vcc = 5.0 V            | 22                    |       | 110       | kΩ   |                   |
|                                         | Icc              | Vcc                     |                        | _                     | 80    | 100       | mA   | In operation mode |
| Power supply current                    | Iccs             | Vcc                     | Fc = 32 MHz            | _                     | 30    | 50        | mA   |                   |
|                                         | Іссн             | Vcc                     | T <sub>A</sub> = +25°C | _                     | 0.1   | 10        | μА   |                   |
| Input capacitance                       | Cin              |                         | _                      | _                     | 10    | _         | pF   |                   |
| Open-drain<br>output leakage<br>current | ILEAK            | P60 to P63,<br>P66, P67 | _                      | _                     | 0.1   | 10        | μΑ   |                   |

#### 4. AC Characteristics

#### (1) Clock Timing

 $(Vcc = 5.0 \text{ V} \pm 10\%, \text{ Vss} = 0.0 \text{ V}, \text{ T}_A = -30^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Davamatav                           | Cumbal     | Pin      | Condition | Va   | lue  | Unit | Remarks |
|-------------------------------------|------------|----------|-----------|------|------|------|---------|
| Parameter                           | Symbol     | name     | Condition | Min. | Max. | Unit |         |
| Clock frequency                     | Fc         | X0<br>X1 | _         | _    | 32   | MHz  |         |
| Clock cycle time                    | tc         | X0<br>X1 | _         | 1/Fc | _    | ns   |         |
| Input clock pulse width             | Pwh<br>PwL | X0       | _         | 10   | _    | ns   |         |
| Input clock rising/<br>falling time | tcr<br>tcr | X0       | _         | _    | 8    | ns   |         |





• Relationship between Clock Frequency and Supply Voltage



#### (2) Clock Output Timing

(Vcc =  $5.0 \text{ V} \pm 10\%$ , Vss = 0.0 V, Ta =  $-30^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ )

| Parameter                                 | Symbol        | Pin name    | Condition | Va          | lue    | Unit  | Remarks |
|-------------------------------------------|---------------|-------------|-----------|-------------|--------|-------|---------|
| rarameter                                 | Syllibol      | Fili Haille | Condition | Min.        | Max.   | Oilit | Remarks |
| Machine cycle time                        | tcyc          | CLK         | _         | tc × 2      | _      | ns    |         |
| $CLK \uparrow \rightarrow CLK \downarrow$ | <b>t</b> chcl | CLK         | _         | tcyc/2 - 20 | tcyc/2 | ns    |         |



#### (3) Reset and Hardware Standby Input

 $(Vcc = 5.0 \text{ V} \pm 10\%, \text{ Vss} = 0.0 \text{ V}, \text{ T}_A = -30^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                   | Symbol        | mbol Pin name Condition |          | Va                 | lue  | Unit | Remarks |  |
|-----------------------------|---------------|-------------------------|----------|--------------------|------|------|---------|--|
| i didilicici                | Cymbol        | 1 III Haine             | Oonanion | Min.               | Max. | 0    | Remarks |  |
| Reset input time            | <b>t</b> rstl | RST                     |          | tcyc $	imes5$      | _    | ns   |         |  |
| Hardware standby input time | <b>t</b> HSTL | HST                     | _        | $t$ cyc $\times$ 5 | _    | ns   |         |  |

Note: The machine cycle time ( $t_{\text{CYC}}$ ) at hardware standby is set to 1/32 divided oscillation.



#### (4) Power-on Reset

(Vcc = 5.0 V  $\pm 10\%$ , Vss = 0.0 V, T<sub>A</sub> =  $-30^{\circ}$ C to  $+70^{\circ}$ C)

| Parameter                 | Symbol     | Pin name     | Condition | Va   | lue  | Unit  | Remarks                                                     |
|---------------------------|------------|--------------|-----------|------|------|-------|-------------------------------------------------------------|
| Farameter                 | Syllibol   | riii iiaiiie | Condition | Min. | Max. | Offic | Remarks                                                     |
| Power supply rising time  | <b>t</b> R | Vcc          | _         | _    | 30   | ms    | Vcc must be lower<br>than 0.2 V before<br>power is applied. |
| Power supply cut-off time | toff       | Vcc          | _         | 1    | _    | ms    |                                                             |

Note: The above standards are the values needed in order to activate a power-on reset.



#### (5) Bus Read Timing

 $(Vcc = 5.0 \text{ V} \pm 10\%, \text{ Vss} = 0.0 \text{ V}, \text{ T}_A = -30^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Doromotor                                                 | Symbol        | Pin name       | Condition | Va          | lue           | Unit  | Remarks |
|-----------------------------------------------------------|---------------|----------------|-----------|-------------|---------------|-------|---------|
| Parameter                                                 | Symbol        | Pili lialile   | Condition | Min.        | Max.          | Offic | Remarks |
| Address cycle time                                        | tacyc         | Address        | _         | 2 tcyc - 10 | _             | ns    |         |
| Valid address $\rightarrow \overline{RD} \downarrow time$ | tavrl         | Address        | _         | tcyc/2 - 15 | _             | ns    |         |
| RD pulse width                                            | trlrh         | RD             | _         | tcyc - 25   | _             | ns    |         |
| $\overline{RD} \downarrow \to Valid$ data input           | trldv         |                | _         | _           | tcyc/ - 30    | ns    |         |
| $\overline{RD} \uparrow \to data \; hold \; time$         | <b>t</b> RHDX | D00 to D15     | _         | 0           | _             | ns    |         |
| Valid address → Valid data input                          | tavdv         |                | _         | _           | 3 tcyc/2 - 40 | ns    |         |
| $\overline{RD} \uparrow \to Address$ valid time           | trhax         | Address        | _         | tcyc/2 - 20 | _             | ns    |         |
| Valid address → CLK ↑ time                                | tavch         | Address<br>CLK | _         | tcyc/2 - 25 | _             | ns    |         |
| $\overline{RD} \downarrow \to CLK \downarrow time$        | trlcl         | RD, CLK        | _         | tcyc/2 - 25 | _             | ns    |         |



#### (6) Bus Write Timing

(Vcc = 5.0 V  $\pm 10\%$ , Vss = 0.0 V, T<sub>A</sub> =  $-30^{\circ}$ C to  $+70^{\circ}$ C)

| Parameter                                                            | Symbol           | Pin name         | Condition | Va          | Unit | Remarks |         |
|----------------------------------------------------------------------|------------------|------------------|-----------|-------------|------|---------|---------|
| Parameter                                                            | Symbol Fill hame |                  | Condition | Min.        | Max. | Unit    | Remarks |
| Valid address $\rightarrow$ $\overline{\text{WR}}$ $\downarrow$ time | tavwl            | Address          | _         | tcyc/2 - 15 | _    | ns      |         |
| WR pulse width                                                       | twwh             | WRL, WRH         | _         | tcyc - 25   | _    | ns      |         |
| Write data $\rightarrow \overline{WR} \uparrow time$                 | <b>t</b> DVWH    | D00 to D15       | _         | tcyc - 40   | _    | ns      |         |
| $\overline{ m WR} \uparrow  ightarrow$ Data hold time                | twhox            | D00 to D15       | _         | tcyc/2 - 15 | _    | ns      |         |
| $\overline{ m WR} \uparrow  ightarrow  m Address$ invalid time       | twhax            | Address          | _         | tcyc/2 - 15 | _    | ns      |         |
| $\overline{\mathbb{WR}}\downarrow \to CLK\uparrow time$              | twlcl            | WRL, WRH,<br>CLK | _         | tcyc/2 - 25 | _    | ns      |         |



#### (7) Ready Input Timing

(Vcc = 5.0 V  $\pm 10\%$ , Vss = 0.0 V, T<sub>A</sub> =  $-30^{\circ}$ C to  $+70^{\circ}$ C)

| Parameter      | Symbol        | Pin name     | Condition               | Va   | lue  | Unit | Remarks |
|----------------|---------------|--------------|-------------------------|------|------|------|---------|
| Parameter      | Symbol        | riii iiaiiie | Condition               | Min. | Max. | Onit | Remarks |
| RDY setup time | <b>t</b> RYHS | RDY          | - At 32 MHz oscillation | 15   | 60   | ns   |         |
| RDY hold time  | <b>t</b> RYHH | RDY          | At 32 MITZ OSCIIIALION  | 0    | 60   | ns   |         |

Note: If the setup time of RDY on a falling edge is insufficient, use the auto ready function.



#### (8) Hold Timing

(Vcc = 5.0 V  $\pm 10\%$ , Vss = 0.0 V, TA =  $-30^{\circ}$ C to  $+70^{\circ}$ C)

| Parameter                                                                         | Symbol        | Pin name     | Condition | Va           | lue          | Unit  | Remarks |
|-----------------------------------------------------------------------------------|---------------|--------------|-----------|--------------|--------------|-------|---------|
| Farameter                                                                         | Syllibol      | Fili liaille | Condition | Min.         | Max.         | Oilit |         |
| $\overline{\text{Pin floating} \to \overline{\text{HAK}} \downarrow \text{time}}$ | <b>t</b> xhal | HAK          | _         | 30           | <b>t</b> cyc | ns    |         |
| $\overline{HAK} \uparrow time \to Pin \ valid \ time$                             | <b>t</b> hahv | HAK          | _         | <b>t</b> cyc | 2 tcyc       | ns    |         |

Note: At least one cycle is required from the time when HRQ is fetched until  $\overline{\text{HAK}}$  changes.



#### (9) UART Timing

(Vcc =  $5.0 \text{ V} \pm 10\%$ , Vss = 0.0 V, TA =  $-30^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ )

|                                                                              |               |               | (         | 0.0 1 = 10 | , , , , , , | ,    |                                      |
|------------------------------------------------------------------------------|---------------|---------------|-----------|------------|-------------|------|--------------------------------------|
| Parameter                                                                    | Symbol        | Pin name      | Condition | Va         | lue         | Unit | Remarks                              |
| raiailletei                                                                  | Symbol        | r III IIaille | Condition | Min.       | Max.        | Oill | Remarks                              |
| Serial clock cycle time                                                      | tscyc         | _             | _         | 8 tcyc     | _           | ns   |                                      |
| $\begin{array}{c} SCK \downarrow \to SOD \; delay \\ time \end{array}$       | <b>t</b> sLOV | _             | _         | -80        | 80          | ns   | For internal shift clock mode output |
| Valid SID $\rightarrow$ SCK ↑                                                | <b>t</b> ıvsH | _             | _         | 100        | _           | ns   | pin,                                 |
| SCK ↑ → Valid<br>SID hold time                                               | <b>t</b> sнıx | _             | _         | 60         | _           | ns   | C <sub>L</sub> = 80 pF               |
| Serial clock "H" pulse width                                                 | <b>t</b> shsl | _             | _         | 4 teye     |             | ns   |                                      |
| Serial clock "L" pulse width                                                 | <b>t</b> slsh | _             | _         | 4 teye     | _           | ns   | For external shift clock             |
| $\begin{array}{c} SCK \downarrow \to SOD \; delay \\ time \end{array}$       | tslov         | _             | _         | _          | 150         | ns   | mode output pin,                     |
| Valid SID $\rightarrow$ SCK ↑                                                | <b>t</b> ıvsH | _             | _         | 60         | _           | ns   | C <sub>L</sub> = 80 pF               |
| $\begin{array}{c} SCK \uparrow \to Valid \; SID \\ hold \; time \end{array}$ | <b>t</b> sнıx | _             | _         | 60         | _           | ns   |                                      |

Notes: • These are the AC characteristics for CLK synchronous mode.
• C<sub>L</sub> is the load capacitance added to pins during testing.
• tcyc is the machine cycle time (unit: ns).



#### (10) Simple Serial Timing

(Vcc =  $5.0 \text{ V} \pm 10\%$ , Vss = 0.0 V, TA =  $-30^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ )

| Parameter                                      | Symbol | ol Pin name | Pin name Condition |        | lue    | Unit | Remarks                   |
|------------------------------------------------|--------|-------------|--------------------|--------|--------|------|---------------------------|
|                                                |        |             | Condition          | Min.   | Max.   | Onit | Nemarks                   |
| Serial clock cycle time                        | tscyc  | _           | _                  | 2 tcyc | _      | ns   |                           |
| $SCK \downarrow \to SOD$ delay time            | tsLov  | _           | _                  | _      | tcyc/2 | ns   | For operation             |
| Valid SID $\rightarrow$ SCK $↑$                | tıvsн  | _           | _                  | 1 tcyc | _      | ns   | output pin,<br>C∟ = 80 pF |
| $SCK \uparrow \rightarrow Valid SID hold time$ | tsнıx  |             | _                  | 1 tcyc | _      | ns   |                           |

Notes:  $\bullet$  C<sub>L</sub> is the load capacitance added to pins during testing.  $\bullet$  toyc is the machine cycle time (unit: ns).



#### (11) Timer Input Timing

 $(Vcc = 5.0 \text{ V} \pm 10\%, Vss = 0.0 \text{ V}, T_A = -30^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter         | Symbol         | Pin name                      | ne Condition |        | lue  | Unit  | Remarks |
|-------------------|----------------|-------------------------------|--------------|--------|------|-------|---------|
| Farameter         | Symbol         | Fili liallie                  | Condition    | Min.   | Max. | Oiiit | Nemarks |
| Input pulse width | tтıwн<br>tтıwL | ASR0 to ASR3,<br>TIN0 to TIN2 | _            | 4 tcyc | _    | ns    |         |



#### (12) Timer Ouput Timing

(Vcc =  $5.0 \text{ V} \pm 10\%$ , Vss = 0.0 V, TA =  $-30^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ )

| Parameter                              | Symbol      | bol Pin name Condition |                  | Va   | lue  | Unit | Remarks     |
|----------------------------------------|-------------|------------------------|------------------|------|------|------|-------------|
| raiailletei                            | Symbol      | i iii iiaiiie          | Condition        | Min. | Max. | Jint | iveillai ks |
| SCK $\uparrow \rightarrow$ Change time | <b>t</b> то | TOT0, TOT1             | Vcc = 5.0 V ±10% | _    | 40   | ns   |             |



#### (13) Trigger Input Timing

 $(Vcc = 5.0 \text{ V} \pm 10\%, Vss = 0.0 \text{ V}, T_A = -30^{\circ}\text{C to } +70^{\circ}\text{C})$ 

|                   |                |                      | (100 0.01      | =1070, 100 | 3 0.0 1, 1 |             | 0 10 170 0) |
|-------------------|----------------|----------------------|----------------|------------|------------|-------------|-------------|
| Parameter         | Symbol         | Pin name             | name Condition |            | lue        | Unit        | Remarks     |
| Parameter         |                | Condition            | Min.           | Max.       | Oilit      | iveillai ka |             |
| Input pulse width | trrgh<br>trrgl | ATG,<br>INT0 to INT3 | _              | 5 tcyc     | _          | ns          |             |



#### 5. A/D Converter Electrical Characteristics

 $(Vcc = 5.0 \text{ V} \pm 10\%, Vss = 0.0 \text{ V}, T_A = -30^{\circ}\text{C to } +70^{\circ}\text{C})$ 

|      | Danamatan                     | Cumbal | Din nome               |            | Value      |            |      |                              |
|------|-------------------------------|--------|------------------------|------------|------------|------------|------|------------------------------|
|      | Parameter                     | Symbol | Pin name               | Min.       | Тур.       | Max.       | Unit | Remarks                      |
| Res  | solution                      | _      | _                      | _          | 8, 10      | 10         | bit  |                              |
| Tot  | al error                      | _      | _                      | _          | _          | ±3.0       | LSB  |                              |
| Line | earity error                  | _      | _                      | _          | _          | ±2.0       | LSB  |                              |
| Diff | erential linearity error      | _      | _                      | _          | _          | ±1.9       | LSB  |                              |
| Zer  | o transition voltage          | Vot    | AN0 to AN3<br>AN6, AN7 | AVRL – 1.0 | AVRL + 1.0 | AVRL + 3.0 | LSB  |                              |
|      | -scale transition age         | VFST   | AN0 to AN3<br>AN6, AN7 | AVRH – 4.0 | AVRH – 1.0 | AVRH + 1.0 | LSB  |                              |
| Cor  | nversion time                 | _      | _                      | 1.25       | _          | _          | μs   |                              |
|      | Sampling period               | _      | _                      | 560        | _          | _          | ns   | Specified by the             |
|      | Conversion period a           | _      | _                      | 125        | _          | _          | ns   | ADCT register settings.*1    |
|      | Conversion period b           | _      | _                      | 125        | _          | _          | ns   | Vcc = 5.0 V±10%              |
|      | Conversion period c           | _      | _                      | 250        | _          | _          | ns   |                              |
| Ana  | alog port input current       | lain   | AN0 to AN3<br>AN6, AN7 | _          | 0.1        | 3          | μА   |                              |
| Ana  | alog input voltage            | _      | AN0 to AN3<br>AN6, AN7 | AVRL       | _          | AVRH       | V    |                              |
| Dof  | erence voltage                | _      | AVRH                   | AVRL + 2.7 | _          | AVcc       | V    | AVRH – AVRL ≥ 2.7            |
| Kei  | erence voltage                | _      | AVRL                   | 0          | _          | AVRH – 2.7 | V    | AVKH - AVKL 2 2.1            |
|      |                               | IA     |                        | _          | 15         | 20         | mA   |                              |
| Pov  | ver supply current            | las*2  | AVcc                   | _          | _          | 5          | μА   | AVcc = 5.5 V<br>in stop mode |
| Dof  | forence voltage               | IR     |                        | _          | 1.5        | 2          | mA   |                              |
|      | erence voltage<br>ply current | Irs*2  | AVRH                   | _          | _          | 5          | μА   | AVcc = 5.5 V<br>in stop mode |
| Inte | erchannel disparity           | _      | AN0 to AN3<br>AN6, AN7 |            |            | 4          | LSB  |                              |

<sup>\*1:</sup> When  $F_C = 32$  MHz, and the machine cycle is 62.5 ns.

Notes: • The smaller | AVRH – AVRL |, the greater the error would become relatively.

<sup>\*2:</sup> IAS and IRS are current when the A/D converter is not operating and the CPU is stopped.

If the output impedance of the external circuit of an analog input is too high, an analog voltage sampling time might be insufficient. When the sampling period close to the minimum value is used, the output impedance of the external circuit should be less than approximately 300 Ω.



#### 6. A/D Converter Glossary

- Resolution
  - Analog changes that are identifiable with the A/D converter.
  - If the resolution is 10 bits, the analog voltage can be resolved into  $2^{10}$ .
- Total error

The difference between theoretical and actual conversion values caused by the zero transition error, full-scale transition error, non-linearity error, differential linearity error, and noise.

- · Linearity error
  - The deviation of the straight line connecting the zero transition point ("00 0000 0000"  $\leftrightarrow$  "00 0000 0001") with the full-scale transition point ("11 1111 1110"  $\leftrightarrow$  "11 1111 1111") from actual conversion characteristics.
- Differential linearity error

The deviation of input voltage needed to change the output by 1 LSB from the theoretical value.



### ■ INSTRUCTION SET (412 INSTRUCTIONS)

Table 1 Explanation of Items in Table of Instructions

| Item      | Explanation                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Mnemonic  | Upper-case letters and symbols: Represented as they appear in assembler Lower-case letters: Replaced when described in assembler. Numbers after lower-case letters: Indicate the bit width within the instruction.                                                                                                                                                                                                  |  |  |
| #         | Indicates the number of bytes.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| ~         | Indicates the number of cycles. See Table 4 for details about meanings of letters in items.                                                                                                                                                                                                                                                                                                                         |  |  |
| В         | Indicates the correction value for calculating the number of actual cycles during execution of instruction.  The number of actual cycles during execution of instruction is summed with the value in the "cycles" column.                                                                                                                                                                                           |  |  |
| Operation | Indicates operation of instruction.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| LH        | Indicates special operations involving the bits 15 through 08 of the accumulator.  Z: Transfers "0".  X: Extends before transferring.  —: Transfers nothing.                                                                                                                                                                                                                                                        |  |  |
| AH        | Indicates special operations involving the high-order 16 bits in the accumulator.  *: Transfers from AL to AH.  —: No transfer.  Z: Transfers 00H to AH.  X: Transfers 00H or FFH to AH by extending AL.                                                                                                                                                                                                            |  |  |
| I         | Indicates the status of each of the following flags: I (interrupt enable), S (stack), T (sticky                                                                                                                                                                                                                                                                                                                     |  |  |
| S         | bit), N (negative), Z (zero), V (overflow), and C (carry).  *: Changes due to execution of instruction.                                                                                                                                                                                                                                                                                                             |  |  |
| Т         | —: No change.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| N         | S: Set by execution of instruction. R: Reset by execution of instruction.                                                                                                                                                                                                                                                                                                                                           |  |  |
| Z         | ,                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| V         |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| С         |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| RMW       | Indicates whether the instruction is a read-modify-write instruction (a single instruction that reads data from memory, etc., processes the data, and then writes the result to memory.).  *: Instruction is a read-modify-write instruction  —: Instruction is not a read-modify-write instruction  Note: Cannot be used for addresses that have different meanings depending on whether they are read or written. |  |  |

Table 2 Explanation of Symbols in Table of Instructions

| Symbol                                                       | Explanation                                                                                                                                              |  |  |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A                                                            | 32-bit accumulator The number of bits used varies according to the instruction. Byte: Low order 8 bits of AL Word: 16 bits of AL Long: 32 bits of AL, AH |  |  |
| AH                                                           | High-order 16 bits of A                                                                                                                                  |  |  |
| AL                                                           | Low-order 16 bits of A                                                                                                                                   |  |  |
| SP                                                           | Stack pointer (USP or SSP)                                                                                                                               |  |  |
| PC                                                           | Program counter                                                                                                                                          |  |  |
| SPCU                                                         | Stack pointer upper limit register                                                                                                                       |  |  |
| SPCL                                                         | Stack pointer lower limit register                                                                                                                       |  |  |
| PCB                                                          | Program bank register                                                                                                                                    |  |  |
| DTB                                                          | Data bank register                                                                                                                                       |  |  |
| ADB                                                          | Additional data bank register                                                                                                                            |  |  |
| SSB                                                          | System stack bank register                                                                                                                               |  |  |
| USB                                                          | User stack bank register                                                                                                                                 |  |  |
| SPB                                                          | Current stack bank register (SSB or USB)                                                                                                                 |  |  |
| DPR                                                          | Direct page register                                                                                                                                     |  |  |
| brg1                                                         | DTB, ADB, SSB, USB, DPR, PCB, SPB                                                                                                                        |  |  |
| brg2                                                         | DTB, ADB, SSB, USB, DPR, SPB                                                                                                                             |  |  |
| Ri                                                           | R0, R1, R2, R3, R4, R5, R6, R7                                                                                                                           |  |  |
| RWi                                                          | RW0, RW1, RW2, RW3, RW4, RW5, RW6, RW7                                                                                                                   |  |  |
| RWj                                                          | RW0, RW1, RW2, RW3                                                                                                                                       |  |  |
| RLi                                                          | RL0, RL1, RL2, RL3                                                                                                                                       |  |  |
| dir<br>addr16<br>addr24<br>addr24 0 to 15<br>addr24 16 to 23 | Compact direct addressing Direct addressing Physical direct addressing Bits 0 to 15 of addr24 Bits 16 to 23 of addr24                                    |  |  |
| io                                                           | I/O area (000000н to 0000FFн)                                                                                                                            |  |  |

| Symbol                                           | Explanation                                                                                                                                     |  |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| #imm4<br>#imm8<br>#imm16<br>#imm32<br>ext (imm8) | 4-bit immediate data 8-bit immediate data 16-bit immediate data 32-bit immediate data 16-bit data signed and extended from 8-bit immediate data |  |
| disp8<br>disp16                                  | 8-bit displacement<br>16-bit displacement                                                                                                       |  |
| bp                                               | Bit offset value                                                                                                                                |  |
| vct4<br>vct8                                     | Vector number (0 to 15) Vector number (0 to 255)                                                                                                |  |
| ( )b                                             | Bit address                                                                                                                                     |  |
| rel<br>ear<br>eam                                | Branch specification relative to PC Effective addressing (codes 00 to 07) Effective addressing (codes 08 to 1F)                                 |  |
| rlst                                             | Register list                                                                                                                                   |  |

Table 3 Effective Address Fields

| Code                                         | Notation                                                                                                        | Address format                                                                                                | Number of bytes in address extemsion* |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | R0 RW0 RL0 R1 RW1 (RL0) R2 RW2 RL1 R3 RW3 (RL1) R4 RW4 RL2 R5 RW5 (RL2) R6 RW6 RL3 R7 RW7 (RL3)                 | Register direct "ea" corresponds to byte, word, and long-word types, starting from the left                   |                                       |
| 08<br>09<br>0A<br>0B                         | @RW0<br>@RW1<br>@RW2<br>@RW3                                                                                    | Register indirect                                                                                             | 0                                     |
| 0C<br>0D<br>0E<br>0F                         | @RW0 +<br>@RW1 +<br>@RW2 +<br>@RW3 +                                                                            | Register indirect with post-increment                                                                         | 0                                     |
| 10<br>11<br>12<br>13<br>14<br>15<br>16       | @ RW0 + disp8 @ RW1 + disp8 @ RW2 + disp8 @ RW3 + disp8 @ RW4 + disp8 @ RW5 + disp8 @ RW6 + disp8 @ RW7 + disp8 | Register indirect with 8-bit displacement                                                                     | 1                                     |
| 18<br>19<br>1A<br>1B                         | @RW0 + disp16<br>@RW1 + disp16<br>@RW2 + disp16<br>@RW3 + disp16                                                | Register indirect with 16-bit displacemen                                                                     | 2                                     |
| 1C<br>1D<br>1E<br>1F                         | @RW0 + RW7<br>@RW1 + RW7<br>@PC + dip16<br>addr16                                                               | Register indirect with index Register indirect with index PC indirect with 16-bit displacement Direct address | 0<br>0<br>2<br>2                      |

<sup>\* :</sup> The number of bytes for address extension is indicated by the "+" symbol in the "#" (number of bytes) column in the Table of Instructions.

Table 4 Number of Execution Cycles for Each Form of Addressing

|                      |                                                    | (a)*                                                   |
|----------------------|----------------------------------------------------|--------------------------------------------------------|
| Code                 | Operand                                            | Number of execution cycles for each from of addressing |
| 00 to 07             | Ri<br>RWi<br>RLi                                   | Listed in Table of Instructions                        |
| 08 to 0B             | @RWj                                               | 1                                                      |
| 0C to 0F             | @RWj +                                             | 4                                                      |
| 10 to 17             | @RWi + disp8                                       | 1                                                      |
| 18 to 1B             | @RWj + disp16                                      | 1                                                      |
| 1C<br>1D<br>1E<br>1F | @RW0 + RW7<br>@RW1 + RW7<br>@PC + dip16<br>@addr16 | 2<br>2<br>2<br>1                                       |

<sup>\*: &</sup>quot;(a)" is used in the "cycles" (number of cycles) column and column B (correction value) in the Table of Instructions.

Table 5 Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles

| Operand                          | (k | o)* | (0 | <b>;)</b> * | (c | i)* |
|----------------------------------|----|-----|----|-------------|----|-----|
| Operand                          | by | yte | wo | ord         | lo | ng  |
| Internal register                | +  | 0   | +  | 0           | +  | 0   |
| Internal RAM even address        | +  | 0   | +  | 0           | +  | 0   |
| Internal RAM odd address         | +  | 0   | +  | 1           | +  | 2   |
| Even address not in internal RAM | +  | 1   | +  | 1           | +  | 2   |
| Odd address not in internal RAM  | +  | 1   | +  | 3           | +  | 6   |
| External data bus (8 bits)       | +  | 1   | +  | 3           | +  | 6   |

<sup>\*: &</sup>quot;(b)", "(c)", and "(d)" are used in the "cycles" (number of cycles) column and column B (correction value) in the Table of Instructions.

Table 6 Transfer Instructions (Byte) [50 Instructions]

| Mnemonic                                                                                                                                              | #                                                    | cycles                                                   | В                                                       | Operation                                                                                                                                                                                                                                                                                                                  | LH                                                                                          | AH                  | ı                | S                | T | N                   | Z                   | ٧ | С                | RMW                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------|------------------|------------------|---|---------------------|---------------------|---|------------------|----------------------------|
| MOV A, dir MOV A, addr16 MOV A, Ri MOV A, ear MOV A, eam MOV A, io MOV A, io MOV A, #imm8 MOV A, @A MOV A, @RLi+disp8 MOV A, @SP+disp8 MOVP A, addr24 | 2<br>3<br>1<br>2<br>2+<br>2<br>2<br>2<br>3<br>3<br>5 | 2<br>2<br>1<br>1<br>2+(a)<br>2<br>2<br>2<br>6<br>3<br>3  | (b)<br>(b)<br>0<br>0<br>(b)<br>(b)<br>(b)<br>(b)<br>(b) | byte (A) ← (dir) byte (A) ← (addr16) byte (A) ← (Ri) byte (A) ← (ear) byte (A) ← (eam) byte (A) ← (io) byte (A) ← imm8 byte (A) ← ((A)) byte (A) ← ((RLi))+disp8) byte (A) ← ((SP)+disp8) byte (A) ← (addr24)                                                                                                              | Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z | * * * * * * * * * * |                  |                  |   | * * * * * * * * * * | * * * * * * * * * * |   |                  |                            |
| MOVP A, @A<br>MOVN A, #imm4<br>MOVX A, dir<br>MOVX A, addr16<br>MOVX A, Ri                                                                            | 2 1 2 3 2 2                                          | 2<br>1<br>2<br>2<br>1                                    | (b)<br>(b)<br>(b)<br>0                                  | byte (A) $\leftarrow$ ((A))<br>byte (A) $\leftarrow$ imm4<br>byte (A) $\leftarrow$ (dir)<br>byte (A) $\leftarrow$ (addr16)<br>byte (A) $\leftarrow$ (Ri)<br>byte (A) $\leftarrow$ (cor)                                                                                                                                    | Z<br>Z<br>X<br>X<br>X                                                                       | * * * *             | -<br>-<br>-<br>- | _<br>_<br>_<br>_ |   | * R * * * *         | * * * * * *         |   | _<br>_<br>_<br>_ | -<br>-<br>-<br>-           |
| MOVX A, ear MOVX A, eam MOVX A, io MOVX A, #imm8 MOVX A, @A MOVX A, @RWi+disp8 MOVX A, @RLi+disp8 MOVX A, @SP+disp8 MOVPX A, addr24 MOVPX A, @A       | 2+<br>2<br>2<br>2<br>2<br>2<br>3<br>3<br>5           | 2+ (a)<br>2<br>2<br>2<br>2<br>3<br>6<br>3<br>3           | 0<br>(b)<br>0<br>(b)<br>(b)<br>(b)<br>(b)<br>(b)        | byte (A) $\leftarrow$ (ear)<br>byte (A) $\leftarrow$ (eam)<br>byte (A) $\leftarrow$ (io)<br>byte (A) $\leftarrow$ imm8<br>byte (A) $\leftarrow$ ((RWi))+disp8)<br>byte (A) $\leftarrow$ ((RLi))+disp8)<br>byte (A) $\leftarrow$ ((SP)+disp8)<br>byte (A) $\leftarrow$ (addr24)<br>byte (A) $\leftarrow$ ((A))              | X<br>X<br>X<br>X<br>X<br>X<br>X                                                             | * * * * * * * *     |                  |                  |   | * * * * * * * *     | * * * * * * * *     |   |                  | -<br>-<br>-<br>-<br>-<br>- |
| MOV dir, A MOV addr16, A MOV Ri, A MOV ear, A MOV eam, A MOV io, A MOV @RLi+disp8, A MOV @SP+disp8, A MOV addr24, A                                   | 2<br>3<br>1<br>2<br>2+<br>2<br>3<br>3<br>5           | 2<br>2<br>1<br>2<br>2+(a)<br>2<br>6<br>3<br>3            | (b)<br>(b)<br>0<br>(b)<br>(b)<br>(b)<br>(b)             | byte (dir) $\leftarrow$ (A)<br>byte (addr16) $\leftarrow$ (A)<br>byte (Ri) $\leftarrow$ (A)<br>byte (ear) $\leftarrow$ (A)<br>byte (eam) $\leftarrow$ (A)<br>byte (io) $\leftarrow$ (A)<br>byte ((RLi)) +disp8) $\leftarrow$ (A)<br>byte (addr24) $\leftarrow$ (A)                                                         | -<br>-<br>-<br>-<br>-<br>-                                                                  |                     |                  |                  |   | * * * * * * * *     | * * * * * * * *     |   |                  | -<br>-<br>-<br>-<br>-<br>- |
| MOV Ri, ear MOV Ri, eam MOVP @A, Ri MOV ear, Ri MOV eam, Ri MOV Ri, #imm8 MOV io, #imm8 MOV dir, #imm8 MOV ear, #imm8 MOV eam, #imm8                  | 2<br>2+<br>2<br>2+<br>2<br>2+<br>2<br>3<br>3<br>3+   | 2<br>3+ (a)<br>3<br>3+ (a)<br>2<br>3<br>3<br>2<br>2+ (a) | 0<br>(b)<br>(b)<br>0<br>(b)<br>0<br>(b)<br>(b)          | byte (Ri) $\leftarrow$ (ear)<br>byte (Ri) $\leftarrow$ (eam)<br>byte ((A)) $\leftarrow$ (Ri)<br>byte (ear) $\leftarrow$ (Ri)<br>byte (eam) $\leftarrow$ (Ri)<br>byte (Ri) $\leftarrow$ imm8<br>byte (io) $\leftarrow$ imm8<br>byte (dir) $\leftarrow$ imm8<br>byte (ear) $\leftarrow$ imm8<br>byte (eam) $\leftarrow$ imm8 | <br> -<br> -<br> -<br> -<br> -<br> -<br> -                                                  |                     |                  |                  |   | * * * * * — * —     | * * * * * — * —     |   |                  | -                          |
| MOV @AL, AH                                                                                                                                           | 2                                                    | 2                                                        | (b)                                                     | byte $((A)) \leftarrow (AH)$                                                                                                                                                                                                                                                                                               | _                                                                                           | _                   | _                | _                | _ | *                   | *                   | _ | _                | _                          |

(Continued)

#### To Top / Lineup / Index

# MB90242A Series

#### (Continued)

|     | Mnemonic | #  | cycles | В      | Operation                        | LH | AH | I | S | T | N | Z | ٧ | С | RMW |
|-----|----------|----|--------|--------|----------------------------------|----|----|---|---|---|---|---|---|---|-----|
| XCH | A, ear   | 2  | 3      | 0      | byte (A) $\leftrightarrow$ (ear) | Z  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| XCH | A, eam   | 2+ | 3+ (a) | 2× (b) | byte $(A) \leftrightarrow (eam)$ | Z  | _  | _ | - | _ | _ | _ | _ | _ | _   |
| XCH | Ri, ear  | 2  | 4      | 0      | byte (Ri) ↔ (ear)                | -  | _  | _ | - | _ | _ | _ | _ | _ | _   |
| XCH | Ri, eam  | 2+ | 5+ (a) | 2× (b) | byte (Ri) ↔ (eam)                | -  | _  | _ | _ | _ | - | _ | _ | _ | _   |

For an explanation of "(a)" and "(b)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 7 Transfer Instructions (Word) [40 Instructions]

| Mnemonic                       | #       | ovoloo      | D          | Operation                                                          | LH | АН | ı | S | Т | N | Z | V | С | RMW    |
|--------------------------------|---------|-------------|------------|--------------------------------------------------------------------|----|----|---|---|---|---|---|---|---|--------|
|                                |         | cycles      | В          | Operation                                                          | LH |    | ı | 3 | ı | N |   | V | C | RIVIVV |
| MOVW A, dir                    | 2       | 2           | (c)        | word (A) $\leftarrow$ (dir)                                        | -  | *  | _ | _ | _ | * | * | _ | - | _      |
| MOVW A, addr16                 | 3       | 2           | (c)        | word (A) $\leftarrow$ (addr16)                                     | -  | *  | _ | _ | _ | * | * | - | _ | - 1    |
| MOVW A, SP                     | 1       | 2           | 0          | word (A) $\leftarrow$ (SP)                                         | -  | *  | _ | _ | _ | * | * | - | _ | _      |
| MOVW A, RWi                    | 1       | 1           | 0          | word (A) $\leftarrow$ (RWi)                                        | -  | *  | - | - | _ | * | * | _ | - | -      |
| MOVW A, ear                    | 2       | 1           | 0          | word (A) $\leftarrow$ (ear)                                        | _  | *  | _ | _ | _ | * | * | _ | _ | -      |
| MOVW A, eam<br>MOVW A, io      | 2+<br>2 | 2+ (a)<br>2 | (c)<br>(c) | word (A) $\leftarrow$ (eam) word (A) $\leftarrow$ (io)             | _  | *  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW A, IO                     | 2       | 2           | (c)        | word $(A) \leftarrow (IO)$<br>word $(A) \leftarrow ((A))$          |    | _  | _ |   | _ | * | * |   | _ | _      |
| MOVW A, & A<br>MOVW A, #imm16  | 3       | 2           | 0          | word (A) $\leftarrow$ ((A))<br>word (A) $\leftarrow$ imm16         | _  | *  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW A, @RWi+disp8             | 2       | 3           | (c)        | word (A) $\leftarrow$ ((RWi) +disp8)                               | _  | *  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW A, @RLi+disp8             | 3       | 6           | (c)        | word (A) $\leftarrow$ ((RLi) +disp8)                               | _  | *  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW A, @SP+disp8              | 3       | 3           | (c)        | word (A) $\leftarrow$ ((SP) +disp8                                 | _  | *  | _ | _ | _ | * | * | _ | _ | _      |
| MOVPW A, addr24                | 5       | 3           | (c)        | word (A) ← (addr24)                                                | _  | *  | _ | _ | _ | * | * | _ | _ | _      |
| MOVPW A, @A                    | 2       | 2           | (c)        | word $(A) \leftarrow ((A))$                                        | -  | _  | _ | – | _ | * | * | _ | – | -      |
| MOVW dir, A                    | 2       | 2           | (c)        | word (dir) ← (A)                                                   | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW dil, A<br>MOVW addr16, A  | 3       | 2           | (c)        | word (addr16) $\leftarrow$ (A)                                     | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW SP, # imm16               | 4       | 2           | o´         | word (SP) ← imm16                                                  | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW SP, A                     | 1       | 2           | 0          | word (SP) $\leftarrow$ (A)                                         | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW RWi, A                    | 1       | 1           | 0          | word (RWi) $\leftarrow$ (A)                                        | _  | _  | _ | _ | _ | * | * | _ | _ | - I    |
| MOVW ear, A                    | 2       | 2           | 0          | word (ear) ← (A)                                                   | -  | _  | _ | _ | _ | * | * | - | _ | _      |
| MOVW eam, A                    | 2+      | 2+ (a)      | (c)        | word (eam) $\leftarrow$ (A)                                        | -  | _  | _ | _ | _ | * | * | - | _ | _      |
| MOVW io, A                     | 2       | 2           | (c)        | word (io) $\leftarrow$ (A)                                         | -  | _  | _ | _ | _ | * | * | - | _ | - 1    |
| MOVW @RWi+disp8, A             | 2       | 3           | (c)        | word ((RWi) +disp8) $\leftarrow$ (A)                               | -  | _  | _ | _ | _ | * | * | _ | - | _      |
| MOVW @RLi+disp8, A             | 3       | 6           | (c)        | word ((RLi) +disp8) $\leftarrow$ (A)                               | -  | _  | _ | - | _ | * | * | _ | - | -      |
| MOVW @SP+disp8, A              | 3<br>5  | 3           | (c)<br>(c) | word ((SP) +disp8) $\leftarrow$ (A) word (addr24) $\leftarrow$ (A) | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVPW addr24, A                | 2       | 3           | (c)        | word ((A)) $\leftarrow$ (RWi)                                      | _  |    | _ |   | _ | * | * |   | _ | _      |
| MOVPW @A, RWi                  | 2       | 2           | 0          | word ((A)) $\leftarrow$ ((AVI)<br>word (RWi) $\leftarrow$ (ear)    | _  | _  | _ | _ | _ | * | * | _ |   | _      |
| MOVW RWi, ear<br>MOVW RWi, eam | 2+      | 3+ (a)      | (c)        | word (RWi) $\leftarrow$ (eam)                                      | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW RWI, earn                 | 2       | 3           | 0          | word (ear) ← (RWi)                                                 | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW ear, RWi                  | 2+      | 3+ (a)      | (c)        | word (eam) ← (RWi)                                                 | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW RWi, #imm16               | 3       | 2           | o´         | word (RWi) ← imm16                                                 | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW io, #imm16                | 4       | 3           | (c)        | word (io) ← imm16                                                  | _  | _  | _ | _ | _ | _ | _ | _ | _ | _      |
| MOVW ear, #imm16               | 4       | 2           | )<br>O     | word (ear) ← imm16                                                 | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| MOVW eam, #imm16               | 4+      | 2+ (a)      | (c)        | word (eam) ← imm16                                                 | -  | _  | _ | – | _ | - | _ | _ | - | -      |
| MOVW @AL, AH                   | 2       | 2           | (c)        | word $((A)) \leftarrow (AH)$                                       | _  | _  | _ | _ | _ | * | * | _ | _ | _      |
| XCHW A, ear                    | 2       | 3           | 0          | word (A) $\leftrightarrow$ (ear)                                   | _  | _  | _ | _ | _ | _ | _ | _ | _ | _      |
| XCHW A, eam                    | 2+      | ` '         |            | word (A) $\leftrightarrow$ (eam)                                   | -  | _  | _ | - | _ | - | _ | _ | - | -      |
| XCHW RWi, ear                  | 2       | 4           | 0          | word (RWi) $\leftrightarrow$ (ear)                                 | -  | _  | _ | _ | _ | _ | _ | _ | - | _      |
| XCHW RWi, eam                  | 2+      | 5+ (a)      | 2× (c)     | word (RWi) ↔ (eam)                                                 | _  | _  | _ | _ | _ | _ | _ | _ | _ | _      |

Note: For an explanation of "(a)" and "(c)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 8 Transfer Instructions (Long Word) [11 Instructions]

| Mnemonic            | #  | cycles | В   | Operation                              | LH | AH | I | S | T | N | Z | ٧ | С | RMW |
|---------------------|----|--------|-----|----------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| MOVL A, ear         | 2  | 1      | 0   | long (A) ← (ear)                       | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVL A, eam         | 2+ | 3+ (a) | (d) | long (A) ← (eam)                       | _  | _  | _ | _ | _ | * | * |   | _ | _   |
| MOVL A, # imm32     | 5  | 3      | 0   | long (A) ← imm32                       | -  | _  | _ | _ | _ | * | * |   | _ | _   |
| MOVL A, @SP + disp8 | 3  | 4      | (d) | long (A) $\leftarrow$ ((SP) +disp8)    | -  | _  | _ | _ | _ | * | * |   | _ | _   |
| MOVPL A, addr24     | 5  | 4      | (d) | long (A) ← (addr24)                    | -  | _  | _ | _ | _ | * | * |   | _ | _   |
| MOVPL A, @A         | 2  | 3      | (d) | $long(A) \leftarrow ((A))$             | _  | _  | _ | _ | _ | * | * | - | - | _   |
| MOVPL @A, RLi       | 2  | 5      | (d) | $long ((A)) \leftarrow (RLi)$          | _  | _  | _ | _ | _ | * | * | _ | - | _   |
| MOVL @SP + disp8, A | 3  | 4      | (d) | $  long ((SP) + disp8) \leftarrow (A)$ | _  | _  | _ | _ | _ | * | * | _ | _ | _   |
| MOVPL addr24, A     | 5  | 4      | (d) | long (addr24) ← (A)                    | -  | _  | _ | _ | _ | * | * |   | _ | _   |
| MOVL ear, A         | 2  | 2      | 0   | long (ear) ← (A)                       | -  | _  | _ | _ | _ | * | * |   | - | _   |
| MOVL eam, A         | 2+ | 3+ (a) | (d) | long (eam) ← (A)                       | -  | _  | _ | _ | _ | * | * | - | - | _   |

For an explanation of "(a)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 9 Addition and Subtraction Instructions (Byte/Word/Long Word) [42 Instructions]

| Mnemonic                                                                                                                          | #                                                 | cycles                                                        | В                                                        | Operation                                                                                                                                                                                                                                                                                                                                                                                                          | LH                    | AH     | ı           | S           | T       | N                   | Z                 | ٧                   | С                 | RMW                             |
|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|-------------|-------------|---------|---------------------|-------------------|---------------------|-------------------|---------------------------------|
| ADD A, #imm8 ADD A, dir ADD A, ear ADD A, eam ADD ear, A ADD eam, A ADDC A ADDC A, ear ADDC A, eam ADDC A, eam ADDC A, eam ADDC A | 2<br>2<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+<br>1 | 2<br>3<br>2<br>3+ (a)<br>2<br>3+ (a)<br>2<br>2<br>3+ (a)<br>3 | 0<br>(b)<br>0<br>(b)<br>0<br>2×(b)<br>0<br>0<br>(b)      | byte (A) $\leftarrow$ (A) +imm8<br>byte (A) $\leftarrow$ (A) +(dir)<br>byte (A) $\leftarrow$ (A) +(ear)<br>byte (A) $\leftarrow$ (A) +(eam)<br>byte (ear) $\leftarrow$ (ear) + (A)<br>byte (eam) $\leftarrow$ (eam) + (A)<br>byte (A) $\leftarrow$ (AH) + (AL) + (C)<br>byte (A) $\leftarrow$ (A) + (ear) + (C)<br>byte (A) $\leftarrow$ (AH) + (AL) + (C) (Decimal)                                               | Z Z Z Z Z Z Z Z Z Z   |        |             |             |         | * * * * * * * * * * | * * * * * * * * * | * * * * * * * * *   | * * * * * * * * * | -<br>-<br>-<br>*<br>*<br>-<br>- |
| SUB A, #imm8 SUB A, dir SUB A, ear SUB A, eam SUB ear, A SUB eam, A SUBC A SUBC A, ear SUBC A, ear SUBC A, eam SUBC A, eam SUBC A | 2<br>2<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+<br>1 | 2<br>3<br>2<br>3+ (a)<br>2<br>3+ (a)<br>2<br>2<br>3+ (a)<br>3 | 0<br>(b)<br>0<br>(b)<br>0<br>2×(b)<br>0<br>0<br>(b)<br>0 | byte (A) $\leftarrow$ (A) -imm8<br>byte (A) $\leftarrow$ (A) - (dir)<br>byte (A) $\leftarrow$ (A) - (ear)<br>byte (A) $\leftarrow$ (A) - (eam)<br>byte (ear) $\leftarrow$ (ear) - (A)<br>byte (eam) $\leftarrow$ (eam) - (A)<br>byte (A) $\leftarrow$ (AH) - (AL) - (C)<br>byte (A) $\leftarrow$ (A) - (ear) - (C)<br>byte (A) $\leftarrow$ (A) - (eam) - (C)<br>byte (A) $\leftarrow$ (AH) - (AL) - (C) (Decimal) | Z Z Z Z – Z Z Z Z Z Z |        |             |             |         | * * * * * * * * *   | * * * * * * * * * | * * * * * * * * * * | * * * * * * * * * | -<br>-<br>-<br>*<br>*<br>-<br>- |
| ADDW A ADDW A, ear ADDW A, eam ADDW A, #imm16 ADDW ear, A ADDW eam, A ADDCW A, ear ADDCW A, eam                                   | 1<br>2<br>2+<br>3<br>2<br>2+<br>2<br>2+<br>2      | 2<br>2<br>3+ (a)<br>2<br>3+ (a)<br>2<br>3+ (a)                | 0<br>0<br>(c)<br>0<br>0<br>2×(c)<br>0<br>(c)             | word (A) $\leftarrow$ (AH) + (AL)<br>word (A) $\leftarrow$ (A) +(ear)<br>word (A) $\leftarrow$ (A) +(eam)<br>word (A) $\leftarrow$ (A) +imm16<br>word (ear) $\leftarrow$ (ear) + (A)<br>word (eam) $\leftarrow$ (eam) + (A)<br>word (A) $\leftarrow$ (A) + (ear) + (C)<br>word (A) $\leftarrow$ (A) + (eam) + (C)                                                                                                  | -<br>-<br>-<br>-<br>- |        | 1111111     |             |         | * * * * * * *       | * * * * * * *     | * * * * * * *       | * * * * * * *     | -<br>-<br>-<br>*<br>*           |
| SUBW A SUBW A, ear SUBW A, eam SUBW A, #imm16 SUBW ear, A SUBW eam, A SUBCW A, ear SUBCW A, eam                                   | 1<br>2<br>2+<br>3<br>2<br>2+<br>2<br>2+           | 2<br>2<br>3+ (a)<br>2<br>2<br>3+ (a)<br>2<br>3+ (a)           | 0                                                        | word (A) $\leftarrow$ (AH) - (AL)<br>word (A) $\leftarrow$ (A) - (ear)<br>word (A) $\leftarrow$ (A) - (eam)<br>word (A) $\leftarrow$ (A) -imm16<br>word (ear) $\leftarrow$ (ear) - (A)<br>word (eam) $\leftarrow$ (eam) - (A)<br>word (A) $\leftarrow$ (A) - (ear) - (C)<br>word (A) $\leftarrow$ (A) - (eam) - (C)                                                                                                | -<br>-<br>-<br>-<br>- |        |             |             | 1111111 | * * * * * * *       | * * * * * * *     | * * * * * * *       | * * * * * * *     | -<br>-<br>-<br>*<br>*           |
| ADDL A, ear<br>ADDL A, eam<br>ADDL A, #imm32                                                                                      | 2<br>2+<br>5                                      | 5<br>6+ (a)<br>4                                              | 0<br>(d)<br>0                                            | $\begin{array}{l} \text{long (A)} \leftarrow \text{(A) + (ear)} \\ \text{long (A)} \leftarrow \text{(A) + (eam)} \\ \text{long (A)} \leftarrow \text{(A) +imm32} \end{array}$                                                                                                                                                                                                                                      | _<br>_<br>_           | 1 1 1  | 1 1 1       | 1 1 1       | 1 1 1   | *                   | * *               | * *                 | * *               | _<br>_<br>_                     |
| SUBL A, ear<br>SUBL A, eam<br>SUBL A, #imm32                                                                                      | 2<br>2+<br>5                                      | 5<br>6+ (a)<br>4                                              | 0<br>(d)<br>0                                            | $\begin{array}{l} \text{long (A)} \leftarrow \text{(A)} - \text{(ear)} \\ \text{long (A)} \leftarrow \text{(A)} - \text{(eam)} \\ \text{long (A)} \leftarrow \text{(A)} - \text{imm32} \end{array}$                                                                                                                                                                                                                | _<br>_<br>_           | -<br>- | _<br>_<br>_ | _<br>_<br>_ |         | * *                 | * *               | * *                 | * *               | -<br>-<br>-                     |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 10 Increment and Decrement Instructions (Byte/Word/Long Word) [12 Instructions]

| Mn   | emonic | #  | cycles | В      | Operation                        | LH | AH | ı | S | T | N | Z | ٧ | С | RMW |
|------|--------|----|--------|--------|----------------------------------|----|----|---|---|---|---|---|---|---|-----|
| INC  | ear    | 2  | 2      | 0      | byte (ear) ← (ear) +1            | -  | _  | _ | _ | _ | * | * | * | - | *   |
| INC  | eam    | 2+ | 3+ (a) | 2× (b) | byte (eam) ← (eam) +1            | -  | _  | _ | _ | _ | * | * | * | - | *   |
| DEC  | ear    | 2  | 2      | 0      | byte (ear) ← (ear) −1            | -  | _  |   | _ | _ | * | * | * | _ | *   |
| DEC  | eam    | 2+ | 3+ (a) | 2× (b) | byte (eam) ← (eam) -1            | -  | _  | _ | _ | _ | * | * | * | _ | *   |
| INCW | ear    | 2  | 2      | 0      | word (ear) $\leftarrow$ (ear) +1 | -  | _  | - | - | _ | * | * | * | - | *   |
| INCW | eam    | 2+ | 3+ (a) | 2× (c) | word (eam) ← (eam) +1            | -  | _  | _ | _ | _ |   |   |   | _ |     |
| DECW | ear    | 2  | 2      | 0      | word (ear) ← (ear) −1            | -  | _  | _ | _ | _ | * | * | * | _ | *   |
| DECW | eam    | 2+ | 3+ (a) | 2× (c) | word (eam) ← (eam) -1            | _  | _  | _ | _ | _ | * | * | * | _ | *   |
| INCL | ear    | 2  | 4      | 0      | long (ear) $\leftarrow$ (ear) +1 | -  | _  | - | - | _ | * | * | * | - | *   |
| INCL | eam    | 2+ | 5+ (a) | 2× (d) | long (eam) ← (eam) +1            | -  | _  | _ | _ | _ |   |   |   | _ |     |
| DECL | ear    | 2  | 4      | 0      | long (ear) ← (ear) -1            | -  | _  |   | _ | _ | * | * | * | - | *   |
| DECL | eam    | 2+ | 5+ (a) | 2× (d) | long (eam) ← (eam) −1            | -  | _  | _ | _ | _ | * | * | * | _ | *   |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 11 Compare Instructions (Byte/Word/Long Word) [11 Instructions]

| Mn   | emonic    | #  | cycles | В      | Operation        | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|------|-----------|----|--------|--------|------------------|----|----|---|---|---|---|---|---|---|-----|
| CMP  | Α         | 1  | 2      | 0      | byte (AH) – (AL) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMP  | A, ear    | 2  | 2      | 0      | byte (A) – (ear) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMP  | A, eam    | 2+ | 2+ (a) | (b)    | byte (A) – (eam) | _  | _  | _ | _ | _ | * | * | * | * | _   |
| CMP  | A, #imm8  | 2  | 2 ′    | )<br>O | byte (A) – imm8  | -  | _  | - | – | _ | * | * | * | * | _   |
| CMPW |           | 1  | 2      | 0      | word (AH) – (AL) | _  | ١  | _ | _ | _ | * | * | * | * | _   |
| CMPW | A, ear    | 2  | 2      | 0      | word (A) – (ear) | -  | _  |   | _ | _ | * | * | * | * | -   |
| CMPW | A, eam    | 2+ | 2+ (a) | (c)    | word (A) – (eam) | -  | _  |   | _ | _ | * | * | * | * | _   |
| CMPW | A, #imm16 | 3  | 2      | O O    | word (A) – imm16 | -  | _  | _ | _ | _ | * | * | * | * | -   |
| CMPL |           | 2  | 3      | 0      | long (A) – (ear) | _  | ١  | _ | _ | _ | * | * | * | * | _   |
| CMPL | A, eam    | 2+ | 4+ (a) | (d)    | long (A) – (eam) | -  | _  |   | — | _ | * | * | * | * | _   |
| CMPL | A, #imm32 | 5  | 3      | 0      | long (A) – imm32 | _  | ı  |   | _ | _ | * | * | * | * | _   |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 12 Unsigned Multiplication and Division Instructions (Word/Long Word) [11 Instructions]

| Mnen  | nonic  | #    | cycles   | В    | Operation                                                                                                                                                                                                                                        | LH | AH | I   | S | T | N | Z | ٧ | С | RMW |
|-------|--------|------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|-----|---|---|---|---|---|---|-----|
| DIVU  | Α      | 1    | *1       | 0    | word (AH) /byte (AL)                                                                                                                                                                                                                             | _  | _  | -   | _ | _ | _ | _ | * | * | _   |
| DIVU  | A, ear | 2    | *2       | 0    | Quotient $\rightarrow$ byte (AL) Remainder $\rightarrow$ byte (AH) word (A)/byte (ear)<br>Quotient $\rightarrow$ byte (A) Remainder $\rightarrow$ byte (ear)                                                                                     | _  | _  | -   | _ | _ | _ | _ | * | * | _   |
| DIVU  | A, eam | 2+   | *3       | *6   | word (A)/byte (eam)                                                                                                                                                                                                                              | _  | _  | _   | _ | _ | _ | _ | * | * | _   |
| DIVUW |        | 2 2+ | *4<br>*5 | 0 *7 | Quotient $\rightarrow$ byte (A) Remainder $\rightarrow$ byte (eam) long (A)/word (ear) Quotient $\rightarrow$ word (A) Remainder $\rightarrow$ word (ear) long (A)/word (eam) Quotient $\rightarrow$ word (A) Remainder $\rightarrow$ word (eam) | _  | _  | 1 1 | _ | _ | _ |   | * | * | _   |
| MULU  | Α      | 1    | *8       | 0    | byte (AH) $\times$ byte (AL) $\rightarrow$ word (A)                                                                                                                                                                                              | _  | _  | _   | _ | _ | _ | _ | _ | _ | _   |
| MULU  | A, ear | 2    | *9       | 0    | byte (A) $\times$ byte (ear) $\rightarrow$ word (A)                                                                                                                                                                                              | —  | _  | _   | – | _ | _ |   | _ | - | _   |
| MULU  | A, eam | 2+   | *10      | (b)  | byte (A) $\times$ byte (eam) $\rightarrow$ word (A)                                                                                                                                                                                              | -  | _  | _   | - | _ | _ | _ | _ | _ | _   |
| MULUW |        | 1    | *11      | 0    | word (AH) $\times$ word (AL) $\rightarrow$ long (A)                                                                                                                                                                                              | _  | _  | _   | - | _ | _ |   | _ | - | _   |
| MULUW |        | 2    | *12      | 0    | word (A) $\times$ word (ear) $\rightarrow$ long (A)                                                                                                                                                                                              | -  | _  | -   | - | - | _ | - | - | - | _   |
| MULUW | A, eam | 2+   | *13      | (c)  | word (A) $\times$ word (eam) $\rightarrow$ long (A)                                                                                                                                                                                              | _  | _  | _   | - | _ | _ | - | _ | - | _   |

For an explanation of "(b)" and "(c), refer to Table 5, "Correction Values for Number of Cycle Used to Calculate Number of Actual Cycles."

- \*1: 3 when dividing into zero, 6 when an overflow occurs, and 14 normally.
- \*2: 3 when dividing into zero, 5 when an overflow occurs, and 13 normally.
- \*3: 5 + (a) when dividing into zero, 7 + (a) when an overflow occurs, and 17 + (a) normally.
- \*4: 3 when dividing into zero, 5 when an overflow occurs, and 21 normally.
  \*5: 4 + (a) when dividing into zero, 7 + (a) when an overflow occurs, and 25 + (a) normally.
- \*6: (b) when dividing into zero or when an overflow occurs, and  $2 \times$  (b) normally.
- \*7: (c) when dividing into zero or when an overflow occurs, and  $2 \times (c)$  normally.
- \*8: 3 when byte (AH) is zero, and 7 when byte (AH) is not 0.
- \*9: 3 when byte (ear) is zero, and 7 when byte (ear) is not 0.
  \*10:4 + (a) when byte (eam) is zero, and 8 + (a) when byte (eam) is not 0.
- \*11:3 when word (AH) is zero, and 11 when word (AH) is not 0.
- \*12:3 when word (ear) is zero, and 11 when word (ear) is not 0.
- \*13:4 + (a) when word (eam) is zero, and 12 + (a) when word (eam) is not 0.

Table 13 Signed Multiplication and Division Instructions (Word/Long Word) [11 Insturctions]

| Mnei | monic            | #       | cycles   | В       | Operation                                                                                                                                                                                                                                        | LH | АН | I | S   | T | N   | Z   | ٧ | С | RMW |
|------|------------------|---------|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|---|-----|---|-----|-----|---|---|-----|
| DIV  | Α                | 2       | *1       | 0       | word (AH) /byte (AL)                                                                                                                                                                                                                             | Z  | _  | _ | _   | _ | _   | _   | * | * | _   |
| DIV  | A, ear           | 2       | *2       | 0       | Quotient $\rightarrow$ byte (AL) Remainder $\rightarrow$ byte (AH) word (A)/byte (ear) Quotient $\rightarrow$ byte (A) Remainder $\rightarrow$ byte (ear)                                                                                        | Z  | -  | _ | _   | _ | _   | _   | * | * | _   |
| DIV  | A, eam           | 2+      | *3       | *6      | word (A)/byte (eam)                                                                                                                                                                                                                              | Z  | _  | _ | _   | _ |     | _   | * | * | _   |
| DIVW | A, ear<br>A, eam | 2<br>2+ | *4<br>*5 | 0<br>*7 | Quotient $\rightarrow$ byte (A) Remainder $\rightarrow$ byte (eam) long (A)/word (ear) Quotient $\rightarrow$ word (A) Remainder $\rightarrow$ word (ear) long (A)/word (eam) Quotient $\rightarrow$ word (A) Remainder $\rightarrow$ word (eam) | _  | -  | _ | 1 1 |   | 1 1 | 1 1 | * | * | -   |
| MUL  | Α                | 2       | *8       | 0       | byte (AH) $\times$ byte (AL) $\rightarrow$ word (A)                                                                                                                                                                                              | _  | _  | _ | _   | _ |     | _   | _ | _ | _   |
| MUL  | A, ear           | 2       | *9       | 0       | byte (A) $\times$ byte (ear) $\rightarrow$ word (A)                                                                                                                                                                                              | —  | -  | _ | _   | _ |     | _   | _ | - | _   |
| MUL  | A, eam           | 2+      | *10      | (b)     | byte (A) $\times$ byte (eam) $\rightarrow$ word (A)                                                                                                                                                                                              | -  | -  | _ | _   | _ |     | _   | _ | - | _   |
| MULW | / A              | 2       | *11      | 0       | word (AH) $\times$ word (AL) $\rightarrow$ long (A)                                                                                                                                                                                              | -  | -  | _ | _   | _ |     | _   | _ | - | _   |
| MULW | A, ear           | 2       | *12      | 0       | word (A) $\times$ word (ear) $\rightarrow$ long (A)                                                                                                                                                                                              | -  | -  | - | _   | _ |     | _   | - | - | _   |
| MULW | A, eam           | 2+      | *13      | (b)     | word (A) $\times$ word (eam) $\rightarrow$ long (A)                                                                                                                                                                                              | -  | -  | - | _   | - | -   | _   | _ | - | _   |

For an explanation of "(b)" and "(c)", refer to Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles.

- \*1: 3 when dividing into zero, 8 or 18 when an overflow occurs, and 18 normally.
- \*2: 3 when dividing into zero, 10 or 21 when an overflow occurs, and 22 normally.
- \*3: 4 + (a) when dividing into zero, 11 + (a) or 22 + (a) when an overflow occurs, and 23 + (a) normally.
- \*4: When the dividend is positive: 4 when dividing into zero, 10 or 29 when an overflow occurs, and 30 normally. When the dividend is negative: 4 when dividing into zero, 11 or 30 when an overflow occurs, and 31 normally.
- \*5: When the dividend is positive: 4 + (a) when dividing into zero, 11 + (a) or 30 + (a) when an overflow occurs, and 31 + (a) normally.
  - When the dividend is negative: 4 + (a) when dividing into zero, 12 + (a) or 31 + (a) when an overflow occurs, and 32 + (a) normally.
- \*6: (b) when dividing into zero or when an overflow occurs, and  $2 \times (b)$  normally.
- \*7: (c) when dividing into zero or when an overflow occurs, and  $2 \times (c)$  normally.
- \*8: 3 when byte (AH) is zero, 12 when the result is positive, and 13 when the result is negative.
- \*9: 3 when byte (ear) is zero, 12 when the result is positive, and 13 when the result is negative.
- \*10:4 + (a) when byte (eam) is zero, 13 + (a) when the result is positive, and 14 + (a) when the result is negative.
- \*11:3 when word (AH) is zero, 12 when the result is positive, and 13 when the result is negative. \*12:3 when word (ear) is zero, 16 when the result is positive, and 19 when the result is negative.
- \*13:4 + (a) when word (eam) is zero, 17 + (a) when the result is positive, and 20 + (a) when the result is negative.

Note: Which of the two values given for the number of execution cycles applies when an overflow error occurs in a DIV or DIVW instruction depends on whether the overflow was detected before or after the operation.

Table 14 Logical 1 Instructions (Byte, Word) [39 Instructions]

| Mn                                            | emonic                                                              | #                                            | cycles                               | В                                              | Operation                                                                                                                                                                                                                                                                                                                                            | LH                             | AH               | ı                     | S         | T         | N                   | Z               | ٧                 | С                     | RMW                   |
|-----------------------------------------------|---------------------------------------------------------------------|----------------------------------------------|--------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------|-----------------------|-----------|-----------|---------------------|-----------------|-------------------|-----------------------|-----------------------|
| AND<br>AND<br>AND<br>AND<br>AND               | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A                    | 2<br>2<br>2+<br>2<br>2+                      | 2<br>2<br>3+ (a)<br>3<br>3+ (a)      | 0<br>0<br>(b)<br>0<br>2× (b)                   | byte (A) $\leftarrow$ (A) and imm8<br>byte (A) $\leftarrow$ (A) and (ear)<br>byte (A) $\leftarrow$ (A) and (eam)<br>byte (ear) $\leftarrow$ (ear) and (A)<br>byte (eam) $\leftarrow$ (eam) and (A)                                                                                                                                                   | _<br>_<br>_<br>_               | -<br>-<br>-<br>- | _<br>_<br>_<br>_      | 1 1 1 1 1 | 1 1 1 1 1 | * * * * *           | * * * *         | R R R R R         | _<br>_<br>_<br>_      | <br><br>*<br>*        |
| OR<br>OR<br>OR<br>OR<br>OR                    | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A                    | 2<br>2<br>2+<br>2<br>2+                      | 2<br>2<br>3+ (a)<br>3<br>3+ (a)      | 0<br>0<br>(b)<br>0<br>2× (b)                   | byte (A) $\leftarrow$ (A) or imm8<br>byte (A) $\leftarrow$ (A) or (ear)<br>byte (A) $\leftarrow$ (A) or (eam)<br>byte (ear) $\leftarrow$ (ear) or (A)<br>byte (eam) $\leftarrow$ (eam) or (A)                                                                                                                                                        | _<br>_<br>_<br>_               |                  | _<br>_<br>_<br>_      |           |           | *     *     *     * | * * * * *       | RRRRR             | -<br>-<br>-<br>-      | _<br>_<br>*<br>*      |
| XOR<br>XOR<br>XOR<br>XOR<br>XOR<br>NOT<br>NOT | A, #imm8<br>A, ear<br>A, eam<br>ear, A<br>eam, A<br>A<br>ear<br>eam | 2<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+      | 2                                    | 0                                              | byte (A) $\leftarrow$ (A) xor imm8<br>byte (A) $\leftarrow$ (A) xor (ear)<br>byte (A) $\leftarrow$ (A) xor (eam)<br>byte (ear) $\leftarrow$ (ear) xor (A)<br>byte (eam) $\leftarrow$ (eam) xor (A)<br>byte (A) $\leftarrow$ not (A)<br>byte (ear) $\leftarrow$ not (ear)<br>byte (eam) $\leftarrow$ not (eam)                                        | -<br>-<br>-<br>-<br>-          |                  |                       |           |           | * * * * * * *       | * * * * * * * * | R R R R R R R R   |                       | -<br>-<br>*<br>*<br>* |
| ANDW<br>ANDW<br>ANDW                          | A, #imm16<br>A, ear<br>A, eam                                       | 1<br>3<br>2<br>2+<br>2<br>2+                 | 2<br>2<br>2<br>3+ (a)<br>3<br>3+ (a) | 0<br>0<br>0<br>(c)<br>0<br>2× (c)              | word (A) $\leftarrow$ (AH) and (A)<br>word (A) $\leftarrow$ (A) and imm16<br>word (A) $\leftarrow$ (A) and (ear)<br>word (A) $\leftarrow$ (A) and (eam)<br>word (ear) $\leftarrow$ (ear) and (A)<br>word (eam) $\leftarrow$ (eam) and (A)                                                                                                            | _<br>_<br>_<br>_<br>_          | 111111           | -<br>-<br>-<br>-      | 11111     | 11111     | * * * * * *         | * * * * * *     | RRRRRR            |                       |                       |
| ORW<br>ORW<br>ORW<br>ORW<br>ORW<br>ORW        | A<br>A, #imm16<br>A, ear<br>A, eam<br>ear, A<br>eam, A              | 1<br>3<br>2<br>2+<br>2<br>2+                 | 2<br>2<br>2<br>3+ (a)<br>3<br>3+ (a) | 0<br>0<br>(c)<br>0<br>2×(c)                    | word (A) $\leftarrow$ (AH) or (A)<br>word (A) $\leftarrow$ (A) or imm16<br>word (A) $\leftarrow$ (A) or (ear)<br>word (A) $\leftarrow$ (A) or (eam)<br>word (ear) $\leftarrow$ (ear) or (A)<br>word (eam) $\leftarrow$ (eam) or (A)                                                                                                                  | <br> -<br> -<br> -<br> -<br> - |                  | -<br>-<br>-<br>-      | 11111     | 11111     | * * * * *           | * * * * * *     | RRRRRR            | _<br>_<br>_<br>_      | _<br>_<br>_<br>_<br>* |
| XORW<br>XORW<br>XORW                          | A, #imm16<br>A, ear<br>A, eam<br>ear, A<br>eam, A<br>A              | 1<br>3<br>2<br>2+<br>2<br>2+<br>1<br>2<br>2+ | 2 2                                  | 0<br>0<br>(c)<br>0<br>2×(c)<br>0<br>0<br>2×(c) | word (A) $\leftarrow$ (AH) xor (A)<br>word (A) $\leftarrow$ (A) xor imm16<br>word (A) $\leftarrow$ (A) xor (ear)<br>word (A) $\leftarrow$ (A) xor (eam)<br>word (ear) $\leftarrow$ (ear) xor (A)<br>word (eam) $\leftarrow$ (eam) xor (A)<br>word (A) $\leftarrow$ not (A)<br>word (ear) $\leftarrow$ not (ear)<br>word (eam) $\leftarrow$ not (eam) | -<br>-<br>-<br>-<br>-<br>-     |                  | _<br>_<br>_<br>_<br>_ |           |           | * * * * * * * *     | * * * * * * * * | K R R R R R R R R | _<br>_<br>_<br>_<br>_ |                       |

For an explanation of "(a)", "(b)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 15 Logical 2 Instructions (Long Word) [6 Instructions]

| Mnemo      | nic # | cycles      | В        | Operation                                                               | LH         | АН  | ı      | S      | T      | N | Z | ٧      | С      | RMW    |
|------------|-------|-------------|----------|-------------------------------------------------------------------------|------------|-----|--------|--------|--------|---|---|--------|--------|--------|
| ANDL A, ea | I     | 5<br>6+ (a) | 0<br>(d) | long (A) $\leftarrow$ (A) and (ear) long (A) $\leftarrow$ (A) and (eam) | _          | 1 1 | -      | _      | -      | * | * | R<br>R | _      | _      |
| ORL A, ea  | _     | 5<br>6+ (a) | 0<br>(d) | long (A) $\leftarrow$ (A) or (ear) long (A) $\leftarrow$ (A) or (eam)   | <br> -<br> | 1 1 | _      | _<br>_ | -      | * | * | R<br>R | _      | _<br>_ |
| XORL A, ea | I     | 5<br>6+ (a) | 0<br>(d) | long (A) $\leftarrow$ (A) xor (ear) long (A) $\leftarrow$ (A) xor (eam) | <br> -<br> | -   | _<br>_ | _<br>_ | _<br>_ | * | * | R<br>R | _<br>_ | _      |

For an explanation of "(a)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 16 Sign Inversion Instructions (Byte/Word) [6 Instructions]

| Mn           | emonic     | #       | cycles      | В           | Operation                                                              | LH     | АН     | I      | S      | T      | N | Z | ٧ | С | RMW |
|--------------|------------|---------|-------------|-------------|------------------------------------------------------------------------|--------|--------|--------|--------|--------|---|---|---|---|-----|
| NEG          | Α          | 1       | 2           | 0           | byte (A) $\leftarrow$ 0 – (A)                                          | Х      | -      | _      | _      | -      | * | * | * | * | -   |
| NEG<br>NEG   | ear<br>eam | 2<br>2+ | 2<br>3+ (a) | 0<br>2× (b) | byte (ear) $\leftarrow$ 0 – (ear)<br>byte (eam) $\leftarrow$ 0 – (eam) | <br> - | _<br>_ | _<br>_ | _<br>_ | _<br>_ | * | * | * | * | *   |
| NEGW         | Α          | 1       | 2           | 0           | word $(A) \leftarrow 0 - (A)$                                          | -      | -      | -      | -      | -      | * | * | * | * | _   |
| NEGW<br>NEGW |            | 2<br>2+ | 2<br>3+ (a) | 0<br>2× (c) | word (ear) $\leftarrow$ 0 - (ear) word (eam) $\leftarrow$ 0 - (eam)    | <br> - | _      | _<br>_ | _      | _<br>_ | * | * | * | * | *   |

For an explanation of "(a)", "(b)" and "(c)" and refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

Table 17 Absolute Value Instructions (Byte/Word/Long Word) [3 Insturctions]

| Mnemonic | # | cycles | В | Operation                                  | LH | АН | I | S | T | N | Z | V | С | RMW |
|----------|---|--------|---|--------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| ABS A    | 2 | 2      | 0 | byte (A) ← absolute value (A)              | Ζ  | _  | _ | _ | _ | * | * | * | _ | _   |
| ABSW A   | 2 | 2      | 0 | word $(A) \leftarrow$ absolute value $(A)$ | _  |    | _ | _ | _ | * | * | * | _ | _   |
| ABSL A   | 2 | 4      | 0 | long (A) ← absolute value (A)              | —  | -  | _ | _ | _ | * | * | * | _ | _   |

Table 18 Normalize Instructions (Long Word) [1 Instruction]

| Mnemonic   | # | cycles | В | Operation                                                                                    | LH | АН | ı | S | T | N | Z | ٧ | С | RMW |
|------------|---|--------|---|----------------------------------------------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| NRML A, R0 | 2 | *      |   | long (A) ← Shifts to the position at which "1" was set first byte (R0) ← current shift count | _  | _  | 1 | 1 | * | 1 | ı | 1 | _ | 1   |

<sup>\*:5</sup> when the contents of the accumulator are all zeroes, 5 + (R0) in all other cases.

Table 19 Shift Instructions (Byte/Word/Long Word) [27 Instructions]

| Mnemonic      | #  | cycles | В      | Operation                                                       | LH | АН | ı | S | T | N | Z | ٧ | С | RMW |
|---------------|----|--------|--------|-----------------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| RORC A        | 2  | 2      | 0      | byte (A) ← Right rotation with carry                            | _  | _  | _ | _ | _ | * | * | _ | * | _   |
| ROLC A        | 2  | 2      | 0      | byte (A) ← Left rotation with carry                             | -  | -  | - | _ | _ | * | * | - | * | -   |
| RORC ear      | 2  | 2      | 0      | byte (ear) ← Right rotation with carry                          | _  | _  | _ | _ | _ | * | * | _ | * | *   |
| RORC eam      | 2+ | 3+ (a) | 2× (b) | byte (eam) ← Right rotation with carry                          | _  | -  | _ | _ | _ | * | * |   | * | *   |
| ROLC ear      | 2  | 2      | 0      | byte (ear) ← Left rotation with carry                           | _  | -  | _ | _ | _ | * | * |   | * | *   |
| ROLC eam      | 2+ | 3+ (a) | 2× (b) | byte (eam) ← Left rotation with carry                           | -  | -  | - | _ | _ | * | * | - | * | *   |
| ASR A, R0     | 2  | *1     | 0      | byte (A) $\leftarrow$ Arithmetic right barrel shift (A, R0)     | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSR A, R0     | 2  | *1     | 0      | byte (A) ← Logical right barrel shift (A, R0)                   | _  | -  | _ | _ | * | * | * | – | * | _   |
| LSL A, R0     | 2  | *1     | 0      | byte (A) ← Logical left barrel shift (A, R0)                    | _  | -  | _ | _ | _ | * | * | - | * | _   |
| ASR A, #imm8  | 3  | *3     | 0      | byte (A) ← Arithmetic right barrel shift (A, imm8)              | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSR A, #imm8  | 3  | *3     | 0      | byte (A) ← Logical right barrel shift (A, imm8)                 | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSL A, #imm8  | 3  | *3     | 0      | byte (A) ← Logical left barrel shift (A, imm8)                  | _  | -  | _ | _ | _ | * | * | - | * | _   |
| ASRW A        | 1  | 2      | 0      | word (A) ← Arithmetic right shift (A, 1 bit)                    | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRW A/SHRW A | 1  | 2      | 0      | word (A) ← Logical right shift (A, 1 bit)                       | _  | -  | _ | _ | * | R | * | _ | * | _   |
| LSLW A/SHLW A | 1  | 2      | 0      | word (A) ← Logical left shift (A, 1 bit)                        | _  | -  | _ | _ | _ | * | * | - | * | _   |
| ASRW A, R0    | 2  | *1     | 0      | word (A) ← Arithmetic right barrel shift (A, R0)                | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRW A, R0    | 2  | *1     | 0      | word (A) ← Logical right barrel shift (A, R0)                   | _  | –  | _ | _ | * | * | * | _ | * | _   |
| LSLW A, R0    | 2  | *1     | 0      | word $(A) \leftarrow \text{Logical left barrel shift } (A, R0)$ | _  | -  | _ | _ | _ | * | * | - | * | _   |
| ASRW A, #imm8 | 3  | *3     | 0      | word (A) ← Arithmetic right barrel shift (A, imm8)              | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRW A, #imm8 | 3  | *3     | 0      | word (A) ← Logical right barrel shift (A, imm8)                 | _  | –  | _ | _ | * | * | * | _ | * | _   |
| LSLW A, #imm8 | 3  | *3     | 0      | word (A) $\leftarrow$ Logical left barrel shift (A, imm8)       | _  | -  | _ | _ | _ | * | * | - | * | -   |
| ASRL A, R0    | 2  | *2     | 0      | long (A) ← Arithmetic right shift (A, R0)                       | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRL A, R0    | 2  | *2     | 0      | long (A) ← Logical right barrel shift (A, R0)                   | _  | -  | _ | _ | * | * | * | _ | * | _   |
| LSLL A, R0    | 2  | *2     | 0      | long (A) ← Logical left barrel shift (A, R0)                    | -  | -  | - | _ | - | * | * | - | * | _   |
| ASRL A, #imm8 | 3  | *4     | 0      | long (A) ← Arithmetic right shift (A, imm8)                     | _  | _  | _ | _ | * | * | * | _ | * | _   |
| LSRL A, #imm8 | 3  | *4     | 0      | long (A) ← Logical right barrel shift (A, imm8)                 | —  | -  | _ | _ | * | * | * | - | * | -   |
| LSLL A, #imm8 | 3  | *4     | 0      | long (A) ← Logical left barrel shift (A, imm8)                  | _  | -  | _ | _ | _ | * | * | - | * | _   |

For an explanation of "(a)" and "(b)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

\*1: 3 when R0 is 0, 3 + (R0) in all other cases.

\*2: 3 when R0 is 0, 4 + (R0) in all other cases.

\*3: 3 when imm8 is 0, 3 + (imm8) in all other cases.

\*4: 3 when imm8 is 0, 4 + (imm8) in all other cases.

Table 20 Branch 1 Instructions [31 Instructions]

| Mnemonic        | #  | cycles | В      | Operation                                                 | LH | AH | ı | S | Т | N | Z | ٧ | С | RMW |
|-----------------|----|--------|--------|-----------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| BZ/BEQ rel      | 2  | *1     | 0      | Branch when $(Z) = 1$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | -   |
| BNZ/BNE rel     | 2  | *1     | 0      | Branch when $(Z) = 0$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BC/BLO rel      | 2  | *1     | 0      | Branch when $(C) = 1$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BNC/BHS rel     | 2  | *1     | 0      | Branch when $(C) = 0$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BN rel          | 2  | *1     | 0      | Branch when $(N) = 1$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BP rel          | 2  | *1     | 0      | Branch when $(N) = 0$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BV rel          | 2  | *1     | 0      | Branch when $(V) = 1$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BNV rel         | 2  | *1     | 0      | Branch when $(V) = 0$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BT rel          | 2  | *1     | 0      | Branch when $(T) = 1$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BNT rel         | 2  | *1     | 0      | Branch when $(T) = 0$                                     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BLT rel         | 2  | *1     | 0      | Branch when $(V)$ xor $(N) = 1$                           | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BGE rel         | 2  | *1     | 0      | Branch when $(V)$ xor $(N) = 0$                           | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BLE rel         | 2  | *1     | 0      | ((V) xor(N)) or(Z) = 1                                    | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BGT rel         | 2  | *1     | 0      | ((V) xor(N)) or(Z) = 0                                    | _  | _  | _ | _ | _ | - | _ | - | _ | _   |
| BLS rel         | 2  | *1     | 0      | Branch when (C) or $(Z) = 1$                              | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| BHI rel         | 2  | *1     | 0      | Branch when $(C)$ or $(Z) = 0$                            | _  | _  | _ | _ | _ | - | _ | - | _ | _   |
| BRA rel         | 2  | *1     | 0      | Branch unconditionally                                    | _  | _  | - | _ | - | _ | _ | - | - | _   |
| JMP @A          | 1  | 2      | 0      | word (PC) $\leftarrow$ (A)                                | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMP addr16      | 3  | 2      | 0      | word (PC) ← addr16                                        | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMP @ear        | 2  | 3      | 0      | word (PC) ← (ear)                                         | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| JMP @eam        | 2+ | 4+ (a) | (c)    | word (PC) ← (eam)                                         | _  | _  | _ | _ | _ | - | _ | - | _ | _   |
| JMPP @ear *3    | 2  | 3      | 0      | word (PC) $\leftarrow$ (ear), (PCB) $\leftarrow$ (ear +2) | _  | —  | _ | _ | — | - | _ | - | _ | _   |
| JMPP @eam *3    | 2+ | 4+ (a) | (d)    | word (PC) $\leftarrow$ (eam), (PCB) $\leftarrow$ (eam +2) | _  | _  | _ | _ | _ | - | _ | - | _ | _   |
| JMPP addr24     | 4  | 3      | 0      | word (PC) ← ad24 0 to 15                                  | _  | —  | _ | _ | — | - | _ | - | _ | _   |
|                 |    |        |        | (PCB) ← ad24 16 to 23                                     |    |    |   |   |   |   |   |   |   |     |
| CALL @ear *4    | 2  | 4      | (c)    | word (PC) ← (ear)                                         | _  | —  | _ | _ | — | - | _ | - | _ | _   |
| CALL @eam *4    | 2+ | 5+ (a) | 2× (c) | word (PC) ← (eam)                                         | _  | —  | - | _ | — | — | _ |   | _ | _   |
| CALL addr16 *5  | 3  | 5      | (c)    | word (PC) ← addr16                                        | _  | —  | _ | _ | _ | - | _ | - | _ | _   |
| CALLV #vct4 *5  | 1  | 5      | 2× (c) | Vector call linstruction                                  | _  | —  | - | _ | — | — | _ |   | _ | _   |
| CALLP @ear *6   | 2  | 7      | 2× (c) | word (PC) $\leftarrow$ (ear) 0 to 15,                     | _  | —  | _ | _ | _ | - | _ | - | _ | _   |
|                 |    |        |        | (PCB) ← (ear) 16 to 23                                    |    |    |   |   |   |   |   |   |   |     |
| CALLP @eam *6   | 2+ | 8+ (a) | *2     | word (PC) $\leftarrow$ (eam) 0 to 15,                     | _  | _  | _ | _ | _ | - | _ | - | _ | _   |
|                 |    |        |        | (PCB) ← (eam) 16 to 23                                    |    |    |   |   |   |   |   |   |   |     |
| CALLP addr24 *7 | 4  | 7      | 2× (c) | word (PC) $\leftarrow$ addr 0 to 15,                      | _  | _  | _ | _ | - | - | _ | - | - | _   |
|                 |    |        |        | (PCB) ← addr 16 to 23                                     |    |    |   |   |   |   |   |   |   |     |

For an explanation of "(a)", "(c)" and "(d)", refer to Table 4, "Number of Execution Cycles for Each Form of Addressing," and Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

\*1: 3 when branching, 2 when not branching.

\*2: 3 × (c) + (b)

\*3: Read (word) branch address.

\*4: W: Save (word) to stack; R: Read (word) branch address.

<sup>\*5:</sup> Save (word) to stack, R: Read (word) branch address.
\*6: W: Save (long word) to W stack; R: Read (long word) branch address.
\*7: Save (long word) to stack.

Table 21 Branch 2 Instructions [20 Instructions]

| Mnemonic               | #  | cycle | В      | Operation                                                                                                  | LH | АН  | ı | S | Т | N | Z | V | С | RMW |
|------------------------|----|-------|--------|------------------------------------------------------------------------------------------------------------|----|-----|---|---|---|---|---|---|---|-----|
|                        |    | -     |        | •                                                                                                          |    | AII |   | 3 | _ | * | * | * | * |     |
| CBNE A, #imm8, rel     | 3  | *1    | 0      | Branch when byte (A) ≠ imm8                                                                                | _  | -   | _ | _ | - | * | * | * | * | _   |
| CWBNE A, #imm16, rel   | 4  | *1    | 0      | Branch when byte (A) ≠ imm16                                                                               | _  | _   | _ | _ | _ |   | ^ |   |   | _   |
| CBNE ear, #imm8, rel   | 4  | *1    | 0      | Branch when byte (ear) ≠ imm8                                                                              | _  | _   | _ | _ | _ | * | * | * | * | _   |
| CBNE eam, #imm8, rel   | 4+ | *3    | (b)    | Branch when byte (eam) ≠ imm8                                                                              | _  | -   | _ | _ | — | * | * | * | * | _   |
| CWBNE ear, #imm16, rel | 5  | *1    | 0      | Branch when word (ear) ≠ imm16                                                                             | _  | -   | _ | _ | — | * | * | * | * | _   |
| CWBNE eam, #imm16, rel | 5+ | *3    | (c)    | Branch when word (eam) ≠ imm16                                                                             | _  | -   | _ | _ | _ | * | * | * | * | -   |
| DBNZ ear, rel          | 3  | *2    | 0      | Branch when byte (ear) = $(ear) - 1$ , and $(ear) \neq 0$                                                  | _  | _   | _ | _ | _ | * | * | * | _ | _   |
| DBNZ eam, rel          | 3+ | *4    | 2× (b) | Branch when byte (ear) =                                                                                   | _  | -   | - | _ | _ | * | * | * | _ | *   |
| DWBNZ ear, rel         | 3  | *2    | 0      | (eam) – 1, and (eam) ≠ 0<br>Branch when word (ear) =                                                       | _  | _   | _ | _ | _ | * | * | * | _ | _   |
|                        |    |       |        | (ear) – 1, and (ear) $\neq$ 0                                                                              |    |     |   |   |   |   |   |   |   |     |
| DWBNZ eam, rel         | 3+ | *4    | 2× (c) | Branch when word (eam) = $(eam) - 1$ , and $(eam) \neq 0$                                                  | _  | _   | - | _ | _ | * | * | * | _ | *   |
| INT #vct8              | 2  | 14    | 8× (c) | Software interrupt                                                                                         | _  | _   | R | s | _ | _ | _ | _ | _ | _   |
| INT addr16             | 3  | 12    | 6× (c) | Software interrupt                                                                                         | _  |     | R | S | _ | _ | _ | _ | _ | _   |
| INTP addr24            | 4  | 13    | 6× (c) | Software interrupt                                                                                         | _  |     | R | S | _ | – | _ |   | _ | _   |
| INT9                   | 1  | 14    | 8× (c) | Software interrupt                                                                                         | _  |     | R | S | — | - | _ |   | — | _   |
| RETI                   | 1  | 9     | 6× (c) | Return from interrupt                                                                                      | _  | -   | * | * | * | * | * | * | * | _   |
| RETIQ *6               | 2  | 11    | *5     | Return from interrupt                                                                                      | _  | -   | * | * | * | * | * | * | * | -   |
| LINK #imm8             | 2  | 6     | (c)    | At constant entry, save old frame pointer to stack, set new frame pointer, and allocate local pointer area | _  | _   | - | _ | _ | _ | _ | _ | _ | _   |
| UNLINK                 | 1  | 5     | (c)    | At constant entry, retrieve old frame pointer from stack.                                                  | _  | _   | - | _ | _ | _ | _ | _ | _ | -   |
| RET *7                 | 1  | 4     | (c)    | Return from subroutine                                                                                     | _  | _   | _ | _ | _ | _ | _ | _ | _ | _   |
| RETP *8                | 1  | 5     | (d)    | Return from subroutine                                                                                     | _  | _   | _ | _ | _ | _ | _ | _ | _ | _   |
|                        |    |       | ` ′    |                                                                                                            |    |     |   |   |   |   |   |   |   |     |

For an explanation of "(b)", "(c)" and "(d)", refer to Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

<sup>\*1: 4</sup> when branching, 3 when not branching
\*2: 5 when branching, 4 when not branching
\*3: 5 + (a) when branching, 4 + (a) when not branching
\*4: 6 + (a) when branching, 5 + (a) when not branching
\*5: 3 × (b) + 2 × (c) when an interrupt request is generated, 6 × (c) when returning from the interrupt.
\*6: High-speed interrupt return instruction. When an interrupt request is detected during this instruction, the instruction branches to the interrupt vector without performing stack operations when the interrupt is generated.
\*7: Return from stack (word)

<sup>\*7:</sup> Return from stack (word)

<sup>\*8:</sup> Return from stack (long word)

Table 22 Other Control Instructions (Byte/Word/Long Word) [36 Instructions]

| Mnemonic                                                         | #                          | cycles                     | В                       | Operation                                                                                                                                                                                                                                 | LH               | АН          | I           | S                     | T       | N                | Z                | ٧           | С                  | RMW                   |
|------------------------------------------------------------------|----------------------------|----------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-------------|-----------------------|---------|------------------|------------------|-------------|--------------------|-----------------------|
| PUSHW A<br>PUSHW AH<br>PUSHW PS<br>PUSHW rlst                    | 1<br>1<br>1<br>2           | 3<br>3<br>3<br>*3          | (C)<br>(C)<br>(C)<br>*4 | word (SP) $\leftarrow$ (SP) -2, ((SP)) $\leftarrow$ (A)<br>word (SP) $\leftarrow$ (SP) -2, ((SP)) $\leftarrow$ (AH)<br>word (SP) $\leftarrow$ (SP) -2, ((SP)) $\leftarrow$ (PS)<br>(SP) $\leftarrow$ (SP) -2n, ((SP)) $\leftarrow$ (rlst) | _<br>_<br>_<br>_ | 1 1 1 1     |             | _<br>_<br>_<br>_      | 1 1 1 1 | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | -<br>-<br>- | -<br>-<br>-<br>-   | -<br>-<br>-<br>-      |
| POPW A<br>POPW AH<br>POPW PS<br>POPW rlst                        | 1<br>1<br>1<br>2           | 3<br>3<br>3<br>*2          | (C)<br>(C)<br>(C)<br>*4 | word (A) $\leftarrow$ ((SP)), (SP) $\leftarrow$ (SP) +2<br>word (AH) $\leftarrow$ ((SP)), (SP) $\leftarrow$ (SP) +2<br>word (PS) $\leftarrow$ ((SP)), (SP) $\leftarrow$ (SP) +2<br>(rlst) $\leftarrow$ ((SP)), (SP) $\leftarrow$ (SP)     | _<br>_<br>_<br>_ | *           | -<br>*<br>- | -<br>-<br>*<br>-      | *       | -<br>-<br>*<br>- | -<br>*<br>-      | -<br>*<br>- | -<br>-<br>*<br>-   | -<br>-<br>-           |
| JCTX @A                                                          | 1                          | 9                          | 6× (c)                  | Context switch instruction                                                                                                                                                                                                                | _                | -           | *           | *                     | *       | *                | *                | *           | *                  | _                     |
| AND CCR, #imm8<br>OR CCR, #imm8                                  |                            | 3                          | 0<br>0                  | byte (CCR) ← (CCR) and imm8<br>byte (CCR) ← (CCR) or imm8                                                                                                                                                                                 | _<br>_           |             | *           | *                     | *       | *                | *                | *           | *                  | _<br>_                |
| MOV RP, #imm8<br>MOV ILM, #imm8                                  | 2 2                        | 2 2                        | 0<br>0                  | byte (RP) ←imm8<br>byte (ILM) ←imm8                                                                                                                                                                                                       | _<br>_           | 1 1         | _           | <br> -<br> -          | 1 1     | <br> -<br> -     | _<br>_           | _<br>_      | <br> -             | _                     |
| MOVEA RWi, ear<br>MOVEA RWi, eam<br>MOVEA A, ear<br>MOVEA A, eam | 2<br>2+<br>2<br>2+         | 3<br>2+ (a)<br>2<br>1+ (a) | 0<br>0<br>0<br>0        | word (RWi) ←ear<br>word (RWi) ←eam<br>word(A) ←ear<br>word (A) ←eam                                                                                                                                                                       | _<br>_<br>_<br>_ | -<br>*<br>* | _<br>_<br>_ | _<br>_<br>_<br>_      | 1 1 1 1 | _<br>_<br>_<br>_ | _<br>_<br>_      | -<br>-<br>- | _<br>_<br>_<br>_   | -<br>-<br>-           |
| ADDSP #imm8<br>ADDSP #imm16                                      | 2                          | 3                          | 0                       | word (SP) $\leftarrow$ ext (imm8)<br>word (SP) $\leftarrow$ imm16                                                                                                                                                                         | _<br>_           | - 1         | _           | <br> -<br> -          | 1 1     | <br> -<br> -     | _<br>_           | _<br>_      | <br> -<br> -       | _<br>_                |
| MOV A, brgl<br>MOV brg2, A<br>MOV brg2, #imm8                    | 2 2 3                      | *1<br>1<br>2               | 0<br>0<br>0             | byte (A) ← (brgl)<br>byte (brg2) ← (A)<br>byte (brg2) ← imm8                                                                                                                                                                              | Z<br>-<br>-      | * -         | _<br>_<br>_ | <br> -<br> -          | 1 1 1   | * *              | * *              |             | _<br>_<br>_        | -<br>-<br>-           |
| NOP<br>ADB<br>DTB<br>PCB<br>SPB<br>NCC<br>CMR                    | 1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0   | No operation Prefix code for AD space access Prefix code for DT space access Prefix code for PC space access Prefix code for SP space access Prefix code for no flag change Prefix code for the common register bank                      |                  | 111111      |             | _<br>_<br>_<br>_<br>_ | 111111  |                  |                  |             | -<br>-<br>-<br>-   | -<br>-<br>-<br>-<br>- |
| MOVW SPCU, #imm16<br>MOVW SPCL, #imm16<br>SETSPC<br>CLRSPC       | 4<br>4<br>2<br>2           | 2<br>2<br>2<br>2           | 0<br>0<br>0<br>0        | word (SPCU) ← (imm16)<br>word (SPCL) ← (imm16)<br>Stack check ooperation enable<br>Stack check ooperation disable                                                                                                                         | _<br>_<br>_      | 1 1 1 1     | -<br>-<br>- | _<br>_<br>_<br>_      |         | _<br>_<br>_<br>_ | _<br>_<br>_      |             | <br> -<br> -<br> - | -<br>-<br>-<br>-      |
| BTSCN A<br>BTSCNS A<br>BTSCND A                                  | 2<br>2<br>2                | *5<br>*6<br>*7             | 0<br>0<br>0             | byte (A) $\leftarrow$ position of "1" bit in word (A)<br>byte (A) $\leftarrow$ position of "1" bit in word (A) $\times$ 2<br>byte (A) $\leftarrow$ position of "1" bit in word (A) $\times$ 4                                             | Z<br>Z<br>Z      | 1 1 1       | _<br>       | <br> -<br> -<br> -    |         | <br> -<br> -     | * *              | _<br>_<br>_ | <br> -<br> -<br> - | _<br>_<br>_           |

For an explanation of "(a)" and "(c)", refer to Tables 4 and 5.

\*1: PCB, ADB, SSB, USB, and SPB: 1 cycle
 DTB: 2 cycles
 DPR: 3 cycles

\*2: 3 + 4 × (pop count)

\*3: 3 + 4 × (push count)

\*4: Pop count × (c), or push count × (c)

\*5: 3 when AL is 0, 5 when AL is not 0.

\*6: 4 when AL is 0, 6 when AL is not 0.

\*7: 5 when AL is 0, 7 when AL is not 0.

Table 23 Bit Manipulation Instructions [21 Instructions]

| Mı                   | nemonic                                     | #           | cycles         | В          | Operation                                                                                                  | LH          | AH           | I           | S           | Т            | N           | Z           | ٧           | С           | RMW         |
|----------------------|---------------------------------------------|-------------|----------------|------------|------------------------------------------------------------------------------------------------------------|-------------|--------------|-------------|-------------|--------------|-------------|-------------|-------------|-------------|-------------|
| MOVB<br>MOVB<br>MOVB | A, dir:bp<br>A, addr16:bp<br>A, io:bp       | 3<br>4<br>3 | 3<br>3<br>3    | (b)<br>(b) | byte (A) $\leftarrow$ (dir:bp) b<br>byte (A) $\leftarrow$ (addr16:bp) b<br>byte (A) $\leftarrow$ (io:bp) b | Z<br>Z<br>Z | * *          | -<br>-<br>- | -<br>-<br>- | -<br>-<br>-  | * *         | * *         | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- |
| MOVB<br>MOVB<br>MOVB | dir:bp, A<br>addr16:bp, A<br>io:bp, A       | 3<br>4<br>3 | 4<br>4<br>4    | 2× (b)     | bit (dir:bp) b $\leftarrow$ (A)<br>bit (addr16:bp) b $\leftarrow$ (A)<br>bit (io:bp) b $\leftarrow$ (A)    | -<br>-<br>- | <br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | <br> -<br> - | * *         | * *         | -<br>-<br>- | _<br>_<br>_ | * *         |
| SETB<br>SETB<br>SETB | dir:bp<br>addr16:bp<br>io:bp                | 3<br>4<br>3 | 4<br>4<br>4    | 2× (b)     | bit (dir:bp) b $\leftarrow$ 1<br>bit (addr16:bp) b $\leftarrow$ 1<br>bit (io:bp) b $\leftarrow$ 1          | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ | * *         |
| CLRB<br>CLRB<br>CLRB | dir:bp<br>addr16:bp<br>io:bp                | 3<br>4<br>3 | 4<br>4<br>4    |            | bit (dir:bp) b $\leftarrow$ 0<br>bit (addr16:bp) b $\leftarrow$ 0<br>bit (io:bp) b $\leftarrow$ 0          | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | -<br>-<br>- | -<br>-<br>- | _<br>_<br>_ | * *         |
| BBC<br>BBC<br>BBC    | dir:bp, rel<br>addr16:bp, rel<br>io:bp, rel | 4<br>5<br>4 | *1<br>*1<br>*1 | (b)<br>(b) | Branch when (dir:bp) b = 0 Branch when (addr16:bp) b = 0 Branch when (io:bp) b = 0                         | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | * *         | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ |
| BBS<br>BBS<br>BBS    | dir:bp, rel<br>addr16:bp, rel<br>io:bp, rel | 4<br>5<br>4 | *1<br>*1<br>*1 | (b)<br>(b) | Branch when (dir:bp) b = 1 Branch when (addr16:bp) b = 1 Branch when (io:bp) b = 1                         | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | _<br>_<br>_ | <br> -<br> - | _<br>_<br>_ | * *         | _<br>_<br>_ | _<br>_<br>_ | _<br>_<br>_ |
| SBBS                 | addr16:bp, rel                              | 5           | *2             | 2× (b)     | Branch when (addr16:bp) b = 1, bit = 1                                                                     | _           | _            | _           | _           | _            | _           | *           | _           | _           | *           |
| WBTS                 | io:bp                                       | 3           | *3             | *4         | Wait until (io:bp) b = 1                                                                                   | _           | _            | _           | _           | _            | _           | _           | _           | _           | _           |
| WBTC                 | io:bp                                       | 3           | *3             | *4         | Wait until (io:bp) b = 0                                                                                   | _           | _            | _           | _           | _            | _           | _           | _           | _           | _           |

For an explanation of "(b)", refer to Table 5, "Correction Values for Number of Cycles Used to Calculate Number of Actual Cycles."

\*1: 5 when branching, 4 when not branching

\*2: 7 when condition is satisfied, 6 when not satisfied

\*3: Undefined count

\*4: Until condition is satisfied

Table 24 Accumulator Manipulation Instructions (Byte/Word) [6 Instructions]

| Mnemonic | # | cycles | В | Operation                                              | LH | АН | I | S | Т | N | Z | ٧ | С | RMW |
|----------|---|--------|---|--------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| SWAP     | 1 | 3      | 0 | byte (A) 0 to 7 $\leftarrow$ $\rightarrow$ (A) 8 to 15 | _  | _  | _ | _ | _ | _ | - | 1 | _ | _   |
| SWAPW    | 1 | 2      | 0 | word $(AH) \leftarrow \rightarrow (AL)$                | _  | *  | _ | _ | _ | _ | _ | _ | _ | _   |
| EXT      | 1 | 1      | 0 | Byte code extension                                    | Х  | _  | _ | _ | _ | * | * | _ | _ | _   |
| EXTW     | 1 | 2      | 0 | Word code extension                                    | _  | X  | _ | _ | _ | * | * | _ | _ | _   |
| ZEXT     | 1 | 1      | 0 | Byte zero extension                                    | Z  | _  | _ | - | _ | R | * | _ | _ | _   |
| ZEXTW    | 1 | 2      | 0 | Word zero extension                                    | _  | Z  | _ | _ | _ | R | * | _ | _ | _   |

Table 25 String Instructions [10 Instructions]

| Mnemonic     | # | cycles | В  | Operation                                         | LH | АН | I | S | Т | N | Z | ٧ | С | RMW |
|--------------|---|--------|----|---------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| MOVS/MOVSI   | 2 | *2     | *3 | Byte transfer @AH+ ← @AL+, counter = RW0          | _  | ١  | ١ | _ | _ | _ | _ | 1 | _ | _   |
| MOVSD        | 2 | *2     |    | Byte transfer @AH− ← @AL−, counter = RW0          | _  | -  | - | - | _ | _ | - | - | - | _   |
| SCEQ/SCEQI   | 2 | *1     | *4 | Byte retrieval @AH+ - AL, counter = RW0           | _  | _  | _ | _ | _ | * | * | * | * | _   |
| SCEQD        | 2 | *1     |    | Byte retrieval @AH AL, counter = RW0              | _  | -  | - | - | _ | * | * | * | * | _   |
| FILS/FILSI   | 2 | 5m +3  | *5 | Byte filling $@AH+ \leftarrow AL$ , counter = RW0 | _  | ı  | _ | ı | _ | * | * | ı | _ | _   |
| MOVSW/MOVSWI | 2 | *2     | *6 | Word transfer @AH+ ← @AL+, counter = RW0          | _  | ١  | ١ | _ | _ | _ | _ | ١ | _ | _   |
| MOVSWD       | 2 | *2     | *6 | Word transfer @AH- ← @AL-, counter = RW0          | _  | -  | - | - | _ | _ | - | - | - | _   |
| SCWEQ/SCWEQI | 2 | *1     | *7 | Word retrieval @AH+ - AL, counter = RW0           | _  | _  | _ | _ | _ | * | * | * | * | _   |
| SCWEQD       | 2 | *1     | *7 | Word retrieval @AH AL, counter = RW0              | _  | -  | _ | _ | _ | * | * | * | * | _   |
| FILSW/FILSWI | 2 | 5m +3  | *8 | Word filling $@AH+ \leftarrow AL$ , counter = RW0 | _  | _  | _ | _ | _ | * | * | _ | _ | _   |

m: RW0 value (counter value)
\*1: 3 when RW0 is 0, 2 + 6 × (RW0) for count out, and 6n + 4 when match occurs
\*2: 4 when RW0 is 0, 2 + 6 × (RW0) in any other case
\*3: (b) × (RW0)
\*4: (b) × n
\*5: (b) × (RW0)
\*6: (c) × (RW0)
\*7: (c) × n
\*8: (c) × (RW0)

Table 26 Multiple Data Transfer Instructions [18 Instructions]

| ı     | Vinemonic           | #  | cycles | В  | Operation                                                 | LH | АН | I | S | T | N | Z | ٧ | С | RMW |
|-------|---------------------|----|--------|----|-----------------------------------------------------------|----|----|---|---|---|---|---|---|---|-----|
| MOVM  | @A, @RLi, #imm8     | 3  | *1     | *3 | Multiple data trasfer byte ((A)) $\leftarrow$ ((RLi))     | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM  | @A, eam, #imm8      | 3+ | *2     | *3 | Multiple data trasfer byte $((A)) \leftarrow (eam)$       | _  | _  | _ | _ | _ | _ | _ | _ | _ | _   |
| MOVM  | addr16, @RLi, #imm8 | 5  | *1     | *3 | Multiple data trasfer byte (addr16) ← ((RLi))             | _  | _  | _ | _ | _ | _ | - | _ | _ | _   |
| MOVM  | addr16, eam, #imm8  | 5+ | *2     | *3 | Multiple data trasfer byte (addr16) ← (eam)               | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVMW | @A, @RLi, #imm8     | 3  | *1     | *4 | Multiple data trasfer word ((A)) $\leftarrow$ ((RLi))     | -  | _  | _ | _ | _ | _ | - | _ | _ | _   |
| MOVMW | @A, eam, #imm8      | 3+ | *2     | *4 | Multiple data trasfer word $((A)) \leftarrow (eam)$       | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVMW | addr16, @RLi, #imm8 | 5  | *1     | *4 | Multiple data trasfer word (addr16) $\leftarrow$ ((RLi))  | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVMW | addr16, eam, #imm8  | 5+ | *2     | *4 | Multiple data trasfer word (addr16) ← (eam)               | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVM  | @RLi, @A, #imm8     | 3  | *1     | *3 | Multiple data trasfer byte ((RLi)) $\leftarrow$ ((A))     | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVM  | eam, @A, #imm8      | 3+ | *2     | *3 | Multiple data trasfer byte (eam) $\leftarrow$ ((A))       | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVM  | @RLi, addr16, #imm8 | 5  | *1     | *3 | Multiple data transfer byte ((RLi)) ← (addr16)            | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVM  | eam, addr16, #imm8  | 5+ | *2     | *3 | Multiple data transfer byte (eam) ← (addr16)              | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVMW | @RLi, @A, #imm8     | 3  | *1     | *4 | Multiple data trasfer word ((RLi)) $\leftarrow$ ((A))     | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVMW | eam, @A, #imm8      | 3+ | *2     | *4 | Multiple data trasfer word (eam) $\leftarrow$ ((A))       | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVMW | @RLi, addr16, #imm8 | 5  | *1     | *4 | Multiple data transfer word ((RLi)) $\leftarrow$ (addr16) | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVMW | eam, addr16, #imm8  | 5+ | *2     | *4 | Multiple data transfer word (eam) $\leftarrow$ (addr16)   | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
| MOVM  | bnk : addr16, *5    | 7  | *1     | *3 | Multiple data transfer                                    | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
|       | bnk: addr16, #imm8  |    |        |    | byte (bnk:addr16) ← (bnk:addr16)                          |    |    |   |   |   |   |   |   |   |     |
| MOVMW | bnk : addr16, *5    | 7  | *1     | *4 | Multiple data transfer                                    | -  | _  | _ | _ | _ | - | - | _ | _ | _   |
|       | bnk : addr16, #imm8 |    |        |    | word (bnk:addr16) ← (bnk:addr16)                          |    |    |   |   |   |   |   |   |   |     |

<sup>\*1:</sup>  $5 + \text{imm8} \times 5$ , 256 times when imm8 is zero.

\*2:  $5 + \text{imm8} \times 5 + (a)$ , 256 times when imm8 is zero.

\*3: Number of transfers  $\times$  (b)  $\times$  2

\*4: Number of transfers  $\times$  (c)  $\times$  2

\*5: The bank register specified by "bnk" is the same as for the MOVS instruction.

#### To Top / Lineup / Index

# MB90242A Series

#### **■** ORDERING INFORMATION

| Part number | Package                              | Remarks |
|-------------|--------------------------------------|---------|
| MB90242A    | 80-pin Plastic LQFP<br>(FPT-80P-M05) |         |

#### **■ PACKAGE DIMENSIONS**



#### **FUJITSU LIMITED**

For further information please contact:

#### Japan

FUJITSU LIMITED
Corporate Global Business Support Division
Electronic Devices
KAWASAKI PLANT, 4-1-1, Kamikodanaka
Nakahara-ku, Kawasaki-shi
Kanagawa 211-88, Japan

Tel: (044) 754-3763 Fax: (044) 754-3329

#### **North and South America**

FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, U.S.A. Tel: (408) 922-9000

Fax: (408) 432-9044/9045

#### **Europe**

FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 63303 Dreieich-Buchschlag Germany

Tel: (06103) 690-0 Fax: (06103) 690-122

#### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE. LIMITED #05-08, 151 Lorong Chuan New Tech Park Singapore 556741

Tel: (65) 281-0770 Fax: (65) 281-0220 All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.

F9704

© FUJITSU LIMITED Printed in Japan