### 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS

CDS192 - APRIL 2005

- Supports SSTL\_18 Signaling Levels
- Suitable for DDR-II Applications
- D-Port Outputs Are Precharged by Bias Voltage (V<sub>BIAS</sub>)
- Internal Termination for Control Inputs
- High Bandwidth (334 MHz Min)
- Low and Flat ON-State Resistance  $(r_{on})$ Characteristics,  $(r_{on} = 17 \Omega \text{ Max})$

- Internal 400-Ω Pulldown Resistors
- Low Differential and Rising/Falling Edge Skew
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

### description/ordering information

The SN74CBTU4411 is a high-bandwidth, SSTL\_18 compatible FET multiplexer/demultiplexer with low ON-state resistance (r<sub>on</sub>). The device utilizes an internal charge pump to elevate the gate voltage of the pass transistor, providing a low and flat r<sub>on</sub>. The low and flat r<sub>on</sub> allows for minimal propagation delay and supports rail-to-rail signaling on data input/output (I/O) ports. The device also features very low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Matched r<sub>on</sub> and I/O capacitance among channels results in extremely low differential and rising/falling edge skew. This allows the device to show optimal performance in DDR-II applications.

The device is organized as an 11-bit 1-of-4 multiplexer/demultiplexer with a single switch-enable  $(\overline{\text{EN}})$  input. When  $\overline{\text{EN}}$  is low, the switch is enabled and the H port is connected to one of the D ports. Ports D0 to D9 for the disabled channels are connected to  $V_{BIAS}$  through a 400  $\Omega$  resistor. DQS\_EN determines the output voltage for the disabled D10 ports. When DQS\_EN is low, this voltage is  $V_{BIAS}$ . When DQS\_EN is high, the disabled D10 ports are connected to an internal voltage  $(V_{BIAS}, DQS)$  source, which is approximately equal to 0.7  $V_{DD}$ .

When  $\overline{\text{EN}}$  is high, all the channels are disabled. Ports D0 to D9 are connected to  $V_{\text{BIAS}}$ . For the D10 port, the disabled output voltage is determined by the DQS\_EN input. When DQS\_EN is low, this voltage is  $V_{\text{BIAS}}$ . When DQS\_EN is high, this voltage is  $V_{\text{DD}}$ .

The select (S0, S1) inputs control the data path of each multiplexer/demultiplexer. The  $\overline{EN}$  and TC inputs determine the internal termination for S0 and S1 inputs. When  $\overline{EN}$  is low, the termination is determined by the TC input. When both  $\overline{EN}$  and TC are low, termination resistors are disconnected from the S inputs. When  $\overline{EN}$  is low and TC is high, both pullup and pulldown resistors are connected to the S inputs. When  $\overline{EN}$  is high, only the pulldown termination resistors are connected to the S inputs, regardless of the voltage level at the TC input.

#### ORDERING INFORMATION

| TA          | PACKAGE†    |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|-------------|-------------|---------------|--------------------------|---------------------|
| 0°C to 85°C | LFBGA – GST | Tape and reel | SN74CBTU4411GSTR         | CTU4411             |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package.





### **SN74CBTU4411**

# 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS SCDS192 - APRIL 2005

#### **GST PACKAGE** (TOP VIEW)

|   | 1        | I         | 2          | 3          | 4          | 5          | 6          | 7          | 8          | 9          | 10         | 11                    |
|---|----------|-----------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-----------------------|
| Α |          | $\supset$ | $\bigcirc$ | $\overline{\bigcirc}$ |
| В | (        | $\supset$ | $\bigcirc$            |
| С | (        | $\supset$ | $\bigcirc$ |            |            |            |            |            |            |            | $\bigcirc$ | $\bigcirc$            |
| D | (        | $\supset$ | $\bigcirc$ |            |            |            |            |            |            |            | $\bigcirc$ | $\bigcirc$            |
| Е | (        | $\supset$ | $\bigcirc$ |            |            |            |            |            |            |            | $\bigcirc$ | $\bigcirc$            |
| F | (        | $\supset$ | $\bigcirc$ |            |            |            |            |            |            |            | $\bigcirc$ | $\bigcirc$            |
| G | (        | $\supset$ | $\bigcirc$ |            |            |            |            |            |            |            | $\bigcirc$ | $\bigcirc$            |
| н | (        | $\supset$ | $\bigcirc$ |            |            |            |            |            |            |            | $\bigcirc$ | $\bigcirc$            |
| J | (        | $\supset$ | $\bigcirc$ |            |            |            |            |            |            |            | $\bigcirc$ | $\bigcirc$            |
| ĸ | (        | $\supset$ | $\bigcirc$            |
| L | (        | $\supset$ | $\bigcirc$            |
|   | <b>\</b> |           |            |            |            |            |            |            |            |            |            |                       |

### terminal assignments

|   | 1                 | 2      | 3        | 4   | 5   | 6   | 7   | 8   | 9   | 10       | 11  |
|---|-------------------|--------|----------|-----|-----|-----|-----|-----|-----|----------|-----|
| Α | S1                | DQS_EN | $V_{DD}$ | 0D0 | 1D0 | 2D0 | 1D1 | 2D1 | 3D1 | 0D2      | 1D2 |
| В | TC                | S0     | $V_{DD}$ | GND | H0  | 3D0 | 0D1 | H1  | GND | H2       | 2D2 |
| С | $V_{REF}$         | EN     |          |     |     |     |     |     |     | 0D3      | 3D2 |
| D | V <sub>BIAS</sub> | GND    |          |     |     |     |     |     |     | Н3       | 1D3 |
| Е | 2D10              | 3D10   |          |     |     |     |     |     |     | 2D3      | 3D3 |
| F | 1D10              | H10    |          |     |     |     |     |     |     | GND      | 0D4 |
| G | 0D10              | GND    |          |     |     |     |     |     |     | H4       | 1D4 |
| н | 3D9               | 2D9    |          |     |     |     |     |     |     | 2D4      | 3D4 |
| J | 1D9               | H9     |          |     |     |     |     |     |     | 1D5      | 0D5 |
| K | 0D9               | GND    | H8       | 0D8 | H7  | 0D7 | GND | H6  | 0D6 | H5       | 2D5 |
| L | 3D8               | 2D8    | 1D8      | 3D7 | 2D7 | 1D7 | 3D6 | 2D6 | 1D6 | $V_{DD}$ | 3D5 |

## **SN74CBTU4411** 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS SCDS192 - APRIL 2005

### **FUNCTION TABLES**

|    | INPUT  | S  |    | INPUT/OUTPUT | FUNCTION                                                                                                                                                      |
|----|--------|----|----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN | DQS_EN | S1 | S0 | Hn           | FUNCTION                                                                                                                                                      |
| L  | L      | L  | L  | 0Dn          | Hn = 0Dn<br>1Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                      |
| L  | L      | L  | Н  | 1Dn          | Hn = 1Dn<br>0Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                      |
| L  | L      | Н  | L  | 2Dn          | Hn = 2Dn<br>0Dn, 1Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                      |
| L  | L      | Н  | Н  | 3Dn          | Hn = 3Dn<br>0Dn, 1Dn, 2Dn connected to V <sub>BIAS</sub>                                                                                                      |
| L  | Н      | L  | L  | 0Dn          | $H0-H9 = 0D0-0D9$ $1D0-1D9$ , $2D0-2D9$ , $3D0-3D9$ connected to $V_{BIAS}$ $H10 = 0D10$ $1D10$ , $2D10$ , $3D10$ connected to $V_{BIAS}$ _DQS <sup>†</sup>   |
| L  | Н      | L  | Н  | 1Dn          | H0-H9 = 1D0-1D9<br>$0D0-0D9$ , $2D0-2D9$ , $3D0-3D9$ connected to $V_{BIAS}$<br>H10 = 1D10<br>$0D10$ , $2D10$ , $3D10$ connected to $V_{BIAS\_DQS}^{\dagger}$ |
| L  | Н      | Н  | L  | 2Dn          | $H0-H9 = 2D0-2D9$ $0D0-0D9, 1D0-1D9, 3D0-3D9$ connected to $V_{BIAS}$ $H10 = 2D10$ $0D10, 1D10, 3D10$ connected to $V_{BIAS}$ _DQS <sup>†</sup>               |
| L  | Н      | Н  | Н  | 3Dn          | $H0-H9 = 3D0-3D9$ $0D0-0D9, 1D0-1D9, 2D0-2D9$ connected to $V_{BIAS}$ $H10 = 3D10$ $0D10, 1D10, 2D10$ connected to $V_{BIAS\_DQS}^{\dagger}$                  |
| Н  | L      | Х  | Χ  | Z            | 0Dn, 1Dn, 2Dn, 3Dn connected to VBIAS                                                                                                                         |
| Н  | Н      | Х  | Х  | Z            | 0D0-0D9, 1D0-1D9, 2D0-2D9, 3D0-3D9 connected to V <sub>BIAS</sub> 0D10, 1D10, 2D10, 3D10 connected to V <sub>DD</sub>                                         |

<sup>†</sup>V<sub>BIAS\_DQS</sub> is an internal voltage condition.

| INP | UTS | FUNCTION                                                                                               |
|-----|-----|--------------------------------------------------------------------------------------------------------|
| EN  | TC  | FUNCTION                                                                                               |
| L   | L   | Termination resistors disconnected from S inputs                                                       |
| L   | Н   | Termination resistors connected with S inputs                                                          |
| Н   | Х   | Pulldown termination resistor connected and pullup termination resistor disconnected from the S inputs |

# 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS SCDS192 - APRIL 2005

### logic diagram (positive logic)



<sup>†</sup>  $r_1 + r_{on}$  (M1),  $r_2 + r_{on}$  (M2) = 160  $\Omega$  Typical.



### **SN74CBTU4411** 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS

SCDS192 - APRIL 2005

### simplified schematic, each FET switch (SW1)



† Applicable for ports H0 through H9

§  $r_3 + r_{on}$  (M3) = 400 Ω Typical.

### simplified schematic, each FET switch (SW2)



<sup>#</sup>EN\_DQS1, EN\_DQS2, EN1, and EN2 are the internal enable signals applied to the switch.



<sup>‡</sup> Applicable for ports D0 through D9

<sup>¶</sup> EN is the internal enable signal applied to the switch.

 $<sup>\</sup>parallel$  r<sub>4</sub> + r<sub>on</sub> (M4) = 1 k $\Omega$  Typical.  $\stackrel{\star}{\sim}$  r<sub>5</sub> + r<sub>on</sub> (M5) = 400  $\Omega$  Typical.

 $<sup>^{\</sup>square}$  r<sub>6</sub> + r<sub>on</sub> (M6) = 2.3 k $\Omega$  Typical.

### **SN74CBTU4411**

### 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER

### 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS

SCDS192 - APRIL 2005

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>DD</sub>                                                     | –0.5 V to 2.5 V |
|-------------------------------------------------------------------------------------------|-----------------|
| Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2)                          | –0.5 V to 2.5 V |
| Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3)                        | 0.5 V to 2.5 V  |
| Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0 or V <sub>IN</sub> > 0) | ±50 mA          |
| I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ or $V_{I/O} > 0$ )                     | ±50 mA          |
| ON-state switch current, I <sub>I/O</sub> (see Note 4)                                    | ±100 mA         |
| Continuous current through V <sub>DD</sub> or GND terminals                               | ±100 mA         |
| Package thermal impedance, $\overline{\theta}_{JA}$ (see Note 5)                          | TBD°C/W         |
| Storage temperature range, T <sub>Sto</sub>                                               | 65°C to 150°C   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltages are with respect to ground, unless otherwise specified.
  - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>.
  - 4. II and IO are used to denote specific conditions for II/O.
  - 5. The package thermal impedance is calculated in accordance with JESD 51-7.

### recommended operating conditions (see Note 6)

|                  |                                                   | MIN                      | TYP                 | MAX                      | UNIT |
|------------------|---------------------------------------------------|--------------------------|---------------------|--------------------------|------|
| $V_{DD}$         | Supply voltage                                    | 1.7                      | 1.8                 | 1.9                      | V    |
| V <sub>REF</sub> | Reference supply voltage                          | 0.49 V <sub>DD</sub>     | 0.5 V <sub>DD</sub> | 0.51 V <sub>DD</sub>     | V    |
| VBIAS            | BIAS supply voltage                               | 0                        | 0.3 V <sub>DD</sub> | 0.33 V <sub>DD</sub>     | V    |
| V                | High-level control input voltage (S)              | V <sub>REF</sub> +250 mV |                     |                          | .,   |
| VIH              | High-level control input voltage (EN, TC, DQS_EN) | 0.65 V <sub>DD</sub>     |                     |                          | V    |
| .,               | Low-level control input voltage (S)               |                          |                     | V <sub>REF</sub> -250 mV | .,   |
| VIL              | Low-level control input voltage (EN, TC, DQS_EN)  |                          |                     | 0.35 V <sub>DD</sub>     | V    |
| V <sub>I/O</sub> | Data input/output voltage                         | 0                        |                     | $V_{DD}$                 | V    |
| T <sub>A</sub>   | Operating free-air temperature                    | 0                        |                     | 85                       | °C   |

NOTE 6: All unused control inputs of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### SN74CBTU4411 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS

SCDS192 - APRIL 2005

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                           |                             |                                                                   |                                                                           |                                       | $T_A = 7$ | 70 °C | T <sub>A</sub> = | 0 °C TO 85       | °C    | LINIT               |
|---------------------------|-----------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|-----------|-------|------------------|------------------|-------|---------------------|
| PARAM                     | ETER                        | TES                                                               | ST CONDITIONS                                                             |                                       | MIN       | MAX   | MIN              | TYP <sup>†</sup> | MAX   | UNIT                |
| V <sub>IK</sub> ‡         | Control inputs§             | V <sub>DD</sub> = 1.7 V,                                          | I <sub>IN</sub> = -18 mA                                                  |                                       |           |       |                  |                  | -1.8  | V                   |
| VBIAS_DQS                 | D10                         | $V_{DD} = 1.7 V,$                                                 | DQS_EN = V <sub>DD</sub>                                                  |                                       |           |       | 1.1              |                  | 1.275 | V                   |
| Vон                       | D10                         | $V_{DD} = 1.7 V$ ,<br>$DQS_EN = V_{DD}$ ,                         | $\overline{EN} = V_{DD},$                                                 | I <sub>O</sub> = 100 μA               |           |       |                  | 1.6              | 1.8   | V                   |
| I <sub>IN</sub>           | Control inputs§             | V <sub>DD</sub> = 1.9 V,                                          | V <sub>IN</sub> = V <sub>DD</sub> or G                                    | ND                                    |           |       |                  |                  | ±1    | μΑ                  |
| I <sub>OZ</sub> ¶         |                             | V <sub>DD</sub> = 1.9 V,                                          | $V_O = 0 \text{ to } 1.9 \text{ V},$<br>$V_I = 0,$                        | Switch OFF,<br>V <sub>BIAS</sub> open |           |       |                  |                  | ±10   | μΑ                  |
| ICC                       |                             | $V_{DD} = 1.9 \text{ V},$<br>TC = GND,<br>EN = GND,               | I <sub>I/O</sub> = 0,<br>S0, S1 = V <sub>IH</sub> or<br>V <sub>IL</sub> , | Switch ON or OFF                      |           |       |                  | 0.7              | 2.5   | mA                  |
|                           |                             | EN = V <sub>DD</sub>                                              |                                                                           |                                       |           |       |                  |                  | 500   | μΑ                  |
| ICCD                      |                             | $V_{DD} = 1.9 \text{ V},$<br>TC = GND,<br>$\overline{EN} = GND,$  | I <sub>I/O</sub> = 0,<br>S0 or S1 input so<br>50% duty cycle,<br>open     | •                                     |           |       |                  |                  | 0.5   | mA/MHz <sup>#</sup> |
|                           | S port                      | V <sub>DD</sub> = 1.9 V,<br>TC = GND,                             | EN = GND,<br>V <sub>IN</sub> = V <sub>REF</sub> ± 25                      | 50 mV                                 |           |       | 2.5              |                  | 3.5   | pF                  |
| C <sub>in</sub>           | EN, TC,<br>DQS_EN<br>inputs | V <sub>DD</sub> = 1.9 V,                                          | V <sub>IN</sub> = 0 or 1.9 V                                              |                                       |           |       |                  | 2.5              |       | pF                  |
| C <sub>io(OFF)</sub>      | H port                      | $V_{I/O} = 0.5 V_{DD} \pm 0.4 V$                                  | Switch OFF,                                                               | V <sub>BIAS</sub> open                |           |       |                  |                  | 2.5   | pF                  |
| C <sub>io(ON)</sub>       | •                           | $V_{I/O} = 0.5 V_{DD} \pm 0.4 V,$                                 | Switch ON,                                                                | V <sub>BIAS</sub> =<br>GND            |           |       |                  |                  | 4.6   | pF                  |
| r <sub>on</sub>           |                             | $V_{DD} = 1.7 \text{ V},$<br>$V_{I} = 0.5 \text{ V}_{DD} \pm 0.5$ | 5 V,                                                                      | I <sub>O</sub> = 10 mA                |           |       | 6                | 10               | 17    | Ω                   |
|                           |                             | V <sub>DD</sub> = 1.7 V,<br>DQS_EN = V <sub>DD</sub> ,            | $V_{I} = 0.5 V_{DD} \pm 0$                                                | ).25 V                                |           |       |                  | 1.5              | 3     | Ω                   |
| ∆r <sub>on</sub> (flat)☆  | ∆r <sub>on</sub> (flat)☆ □  |                                                                   | V <sub>I</sub> = 0.5 V <sub>DD</sub> ± 0                                  | ).5 V                                 |           |       |                  | 2.5              | 5     | Ω                   |
| r <sub>term</sub>         | S port                      | V <sub>DD</sub> = 1.7 V                                           |                                                                           |                                       |           |       | 110              | 160              | 210   | Ω                   |
|                           | D0-D10                      |                                                                   | DQS_EN = GND                                                              |                                       |           |       | 280              | 400              | 520   |                     |
| r <sub>pulldown</sub> D10 |                             | V <sub>DD</sub> = 1.7 V                                           |                                                                           |                                       |           |       | 1600             | 2300             | 3000  | Ω                   |
| <sup>r</sup> pullup       | D10                         | V <sub>DD</sub> = 1.7 V,                                          | DQS_EN = V <sub>DD</sub>                                                  | EN = GND                              |           |       | 700              | 1000             | 1300  | Ω                   |
| Pallap                    | I                           | Liamenta VI VI I                                                  |                                                                           | ·                                     |           |       |                  |                  |       |                     |

 $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_{I}$ ,  $V_{O}$ ,  $I_{I}$ , and  $I_{O}$  refer to data pins.



<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{DD}$  = 1.8 V (unless otherwise noted),  $T_A$  = 25°C.

<sup>‡</sup>V<sub>IK</sub> refers to the clamp voltage due to the internal diode, which is connected from each control input to GND.

<sup>§</sup> For the leakage current test on S0 and S1, EN and TC inputs are set to low.

<sup>¶</sup> For I/O ports, the parameter IO7 includes the input leakage current. IO7 applies only to the H port.

<sup>#</sup> The frequency of S0 and S1 inputs, for example, for a data I/O rate of  $\overline{533}$  Mbit/s, with a burst of 4, the required frequency is for S0 or S1 input is  $\cong$  66 MHz (533/8). The total I<sub>CC</sub> due to switching S0, S1 will be approximately 27 mA (66 MHz  $\times$  0.4 mA/MHz).

Measured by the voltage drop between the D and H terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (D or H) terminals.

 $<sup>^{\</sup>star}\Delta r_{on}$ (flat) is the difference of maximum  $r_{on}$  and minimum  $r_{on}$  for a specific channel in a specific device.

### **SN74CBTU4411**

# 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS

SCDS192 - APRIL 2005

### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 and 2)

| DADA                              | METER                  | FROM             | то     | T <sub>A</sub> = 7 | 0 °C | T <sub>A</sub> = 0 | °C TO       | 35 °C |         |
|-----------------------------------|------------------------|------------------|--------|--------------------|------|--------------------|-------------|-------|---------|
| PARA                              | METER                  | (INPUT) (OUTPUT) |        | MIN MAX            |      | MIN                | MIN TYP MAX |       | UNIT    |
| ,                                 | D or H port            |                  |        |                    |      | 334                |             |       | N.41.1- |
| f <sub>max</sub>                  | S port <sup>†</sup>    |                  |        |                    |      | 84                 |             |       | MHz     |
| t <sub>pd</sub>                   |                        | H or D           | D or H |                    |      |                    | 297         |       | ps      |
| t <sub>en</sub> (t <sub>PZ</sub>  | L, t <sub>PZH</sub> )‡ | S                | D      |                    |      | 750                |             | 2100  | ps      |
| t <sub>dis</sub> (t <sub>PL</sub> | .z, tphz)‡             | S                | D      |                    |      | 750                |             | 2100  | ps      |
| tosk                              |                        |                  |        |                    |      |                    |             | 85    | ps      |
| t <sub>esk</sub>                  |                        |                  |        |                    |      |                    |             | 40    | ps      |
| t <sub>start</sub> §              |                        |                  |        |                    |      |                    | 20          |       | μs      |

<sup>†</sup> EN = GND, TC = GND

 $<sup>^{\</sup>ddagger}V_{BIAS} = open$ 

<sup>§</sup> t<sub>start</sub> is the time required for the charge-pump circuit output voltage to reach a steady state value after V<sub>DD</sub> is applied.

SCDS192 - APRIL 2005

### PARAMETER MEASUREMENT INFORMATION (Enable and Disable Times)



| TEST                               | $V_{DD}$      | T1 <sup>†</sup>   | RL           | VI              | CL   | $v_{\!\scriptscriptstyle\Delta}$ |
|------------------------------------|---------------|-------------------|--------------|-----------------|------|----------------------------------|
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 1.8 V ± 0.1 V | 2×V <sub>DD</sub> | <b>1 k</b> Ω | GND             | 6 pF | 0.125 V                          |
| tPHZ/tPZH                          | 1.8 V ± 0.1 V | GND               | <b>1 k</b> Ω | V <sub>DD</sub> | 6 pF | 0.125 V                          |



†T1 is an external terminal.

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Output control applies to select (S0, S1) inputs.
- C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- D. All input pulses are supplied by generators having the following characteristics:  $Z_{OS} = 50 \Omega$ , rising and falling edge rate is 1 V/ns.
- E. The outputs are measured one at a time, with one transition per measurement.
- F. tpLZ and tpHZ are the same as tdis.
- G. tpZL and tpZH are the same as ten.

Figure 1. Test Circuit and Voltage Waveforms



## 11-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 1.8-V DDR-II SWITCH WITH CHARGE PUMP AND PRECHARGED OUTPUTS

SCDS192 - APRIL 2005

### PARAMETER MEASUREMENT INFORMATION (Skew and Propagation Delay Times)



| TEST             | V <sub>DD</sub> | T1 <sup>†</sup> | RL    | VI           | CL   |
|------------------|-----------------|-----------------|-------|--------------|------|
| t <sub>pd</sub>  | 1.8 V ± 0.1 V   | V <sub>DD</sub> | 150 Ω | see Waveform | 6 pF |
| tosk             | 1.8 V ± 0.1 V   | V <sub>DD</sub> | 150 Ω | see Waveform | 6 pF |
| t <sub>esk</sub> | 1.8 V ± 0.1 V   | V <sub>DD</sub> | 150 Ω | see Waveform | 6 pF |

†T1 is an external terminal.



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. t<sub>osk</sub> is the difference in output voltage from channel to channel in a specific device.
- C.  $t_{Pl}$  H and  $t_{PHl}$  are the same as  $t_{pd}$  and  $t_{esk} = |t_{Pl}$  H  $t_{PHl}$  |
- D. All input pulses are supplied by generators having the following characteristics:  $Z_{OS} = 50 \Omega$ , rising and falling edge rate is 1 V/ns.
- E. The outputs are measured one at a time, with one transition per measurement.

Figure 2. Test Circuit and Voltage Waveforms

SCDS192 - APRIL 2005

### ZST (S-PBGA-N72)

### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. JEDEC MO-225 registration is pending.
- D. This package is lead-free. Refer to the 72 GST package (drawing 4206043) for tin-lead (SnPb).





### PACKAGE OPTION ADDENDUM

25-Oct-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| SN74CBTU4411GSTR | PREVIEW               | BGA             | GST                | 72   | 2000           | TBD                     | Call TI          | Call TI                      |
| SN74CBTU4411ZSTR | ACTIVE                | BGA             | ZST                | 72   | 2000           | Pb-Free<br>(RoHS)       | SNAGCU           | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### GST (S-PBGA-N72)

### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. JEDEC MO-225 registration is pending.
- D. This package is tin-lead (SnPb). Refer to the 72 ZST package (drawing 4206044) for lead-free.



### ZST (S-PBGA-N72)

### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. JEDEC MO-225 registration is pending.
- D. This package is lead-free. Refer to the 72 GST package (drawing 4206043) for tin-lead (SnPb).



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265