# **Dual 2-Input NAND Gate**

The NL27WZ00 is a high performance dual 2-input NAND Gate operating from a 1.65 V to 5.5 V supply.

- Extremely High Speed:  $t_{PD}$  2.4 ns (typical) at  $V_{CC} = 5 \text{ V}$
- Designed for 1.65 V to 5.5 V V<sub>CC</sub> Operation
- Over Voltage Tolerant Inputs
- LVTTL Compatible Interface Capability With 5 V TTL Logic with  $V_{CC} = 3 V$
- LVCMOS Compatible
- 24 mA Balanced Output Sink and Source Capability
- Near Zero Static Supply Current Substantially Reduces System Power Requirements
- Replacement for NC7WZ00
- Chip Complexity: FET = 112



Figure 1. Pinout

#### **PIN ASSIGNMENT**

| Pin | Function        |
|-----|-----------------|
| 1   | A1              |
| 2   | B1              |
| 3   | Y2              |
| 4   | GND             |
| 5   | A2              |
| 6   | B2              |
| 7   | Y1              |
| 8   | V <sub>CC</sub> |



## ON Semiconductor®

http://onsemi.com

**MARKING DIAGRAM** 



**US SUFFIX CASE 493** 



D = Date Code

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.



Figure 2. Logic Symbol

## **FUNCTION TABLE** Y = AB

| Inp | Output |   |
|-----|--------|---|
| Α   | В      | Y |
| L   | L      | Н |
| L   | Н      | Н |
| Н   | L      | Н |
| Н   | Н      | L |

H = HIGH Logic Level L = LOW Logic Level







\*C<sub>L</sub> includes all probe and jig capacitances. A 1–MHz square input wave is recommended for propagation delay tests.

Figure 3. Switching Waveform

Figure 4. Test Circuit

## **DEVICE ORDERING INFORMATION**

|                        | Device Nomenclature        |                             |                          |            |                    |                   |                 |                                    |
|------------------------|----------------------------|-----------------------------|--------------------------|------------|--------------------|-------------------|-----------------|------------------------------------|
| Device Order<br>Number | Logic Circuit<br>Indicator | No. of Gates<br>per Package | Temp Range<br>Identifier | Technology | Device<br>Function | Package<br>Suffix | Package<br>Type | Tape and<br>Reel Size <sup>†</sup> |
| NL27WZ00US             | NL                         | 2                           | 7                        | WZ         | 00                 | US                | US8             | 178 mm, 3000<br>Unit               |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 5. Tape Ends for Finished Goods



Figure 6. US8 Reel Configuration/Orientation



Figure 7. Reel Dimensions

## **REEL DIMENSIONS**

| Tape Size | T and R Suffix | A Max            | G                                                     | t Max                |
|-----------|----------------|------------------|-------------------------------------------------------|----------------------|
| 8 mm      | US             | 178 mm<br>(7 in) | 8.4 mm, + 1.5 mm, -0.0<br>(0.33 in + 0.059 in, -0.00) | 14.4 mm<br>(0.56 in) |



Figure 8. Reel Winding Direction

http://opcomi.com

## **PACKAGE DIMENSIONS**

#### US8 **US SUFFIX** CASE 493-02 **ISSUE A**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETERS.

  3. DIMENSION "A" DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR. MOLD FLASH, PROTRUSION AND GATE BURR SHALL NOT EXCEED 0.140 MM (0.0055") PER SIDE.

  4. DIMENSION "B" DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSION. INTER-LEAD FLASH OR PROTRUSION. SHALL NOT E3XCEED 0.140 (0.0055") PER SIDE.

  5. LEAD FINISH IS SOLDER PLATING WITH THICKNESS OF 0.0076-0.0203 MM. (300-800 ").

  6. ALL TOLERANCE UNLESS OTHERWISE SPECIFIED ±0.0508 (0.0002").

|     | MILLIN   | IETERS | INC       | HES   |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 1.90     | 2.10   | 0.075     | 0.083 |
| В   | 2.20     | 2.40   | 0.087     | 0.094 |
| С   | 0.60     | 0.90   | 0.024     | 0.035 |
| D   | 0.17     | 0.25   | 0.007     | 0.010 |
| F   | 0.20     | 0.35   | 0.008     | 0.014 |
| G   | 0.50 BSC |        | 0.020 BSC |       |
| Н   | 0.40     | REF    | 0.016 REF |       |
| J   | 0.10     | 0.18   | 0.004     | 0.007 |
| K   | 0.00     | 0.10   | 0.000     | 0.004 |
| L   | 3.00     | 3.20   | 0.118     | 0.126 |
| М   | 0 °      | 6 °    | 0 °       | 6 °   |
| N   | 5°       | 10 °   | 5 °       | 10 °  |
| Р   | 0.23     | 0.34   | 0.010     | 0.013 |
| R   | 0.23     | 0.33   | 0.009     | 0.013 |
| S   | 0.37     | 0.47   | 0.015     | 0.019 |
| U   | 0.60     | 0.80   | 0.024     | 0.031 |
| V   | 0.12     | BSC    | 0.005     | BSC   |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 **Phone**: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.