

## WW.DZSG.COM SOT-143 **CASE 318A-06 ISSUE T**

## DATE 05/25/2001

## SCALE 4:1



STYLE 2

PIN 1. SOURCE

2. DRAIN

- DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982
- CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSIONS ARE INCLUSIVE OF PLATING.
  DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR.
- 5. 318A-01 THRU -05 OBSOLETE. NEW STANDARD

|     | MILLIN    | IETERS | INCHES    |        |
|-----|-----------|--------|-----------|--------|
| DIM | MIN       | MAX    | MIN       | MAX    |
| Α   | 2.800     | 3.040  | 0.110     | 0.120  |
| В   | 1.200     | 1.400  | 0.047     | 0.055  |
| С   | 0.890     | 1.120  | 0.035     | 0.044  |
| D   | 0.370     | 0.510  | 0.015     | 0.020  |
| F   | 0.760     | 0.940  | 0.030     | 0.037  |
| G   | 1.920 BSC |        | 0.076 BSC |        |
| Н   | 0.013     | 0.100  | 0.001     | 0.004  |
| J   | 0.085     | 0.180  | 0.003     | 0.007  |
| K   | 0.55 REF  |        | 0.022 REF |        |
| L   | 0.525 BSC |        | 0.021 BSC |        |
| R   | 0.200 BSC |        | 0.008 BSC |        |
| S   | 2.100     | 2.640  | 0.083     | 0.0104 |



xx or 12 = Specific Device Code

L or 3 = Wafer Lot

STYLE 5:

PIN 1. SOURCE

2 DRAIN

= Year or Quarter Code

PIN 1. GND 2. RF IN 3. VREG

4. RF OUT

STYLE 6:

| 3. GATE 1<br>4. GATE 2 | 3. INPUT<br>4. OUTPUT                              | 3. GROUND<br>4. INPUT                                                       | 3. GATE 1<br>4. SOURCE                                                                                                                           |
|------------------------|----------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 8:               | STYLE 9:                                           | STYLE 10:                                                                   | STYLE 11:                                                                                                                                        |
| PIN 1. SOURCE          | PIN 1. GND                                         | PIN 1. DRAIN                                                                | PIN 1. SOURCE                                                                                                                                    |
| 2. GATE                | 2. IOUT                                            | 2. N/C                                                                      | 2. GATE 1                                                                                                                                        |
| 3. DRAIN               | 3. VCC                                             | 3. SOURCE                                                                   | 3. GATE 2                                                                                                                                        |
| 4. N/C                 | 4. VREF                                            | 4. GATE                                                                     | 4. DRAIN                                                                                                                                         |
|                        | 4. GATE 2  STYLE 8: PIN 1. SOURCE 2. GATE 3. DRAIN | 4. GATE 2 4. OUTPUT  STYLE 8: STYLE 9: PIN 1. SOURCE 2. GATE 2. IOUT 3. VCC | 4. GATE 2 4. OUTPUT 4. INPUT  STYLE 8: STYLE 9: STYLE 10: PIN 1. SOURCE PIN 1. GND PIN 1. DRAIN 2. GATE 2. IOUT 2. N/C 3. DRAIN 3. VCC 3. SOURCE |

STYLE 3:

PIN 1. GROUND

2. SOURCE

STYLE 4:

PIN 1. OUTPUT

2. GROUND

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold cities and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable torney less arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alieges hat SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

STYLE 1

PIN 1. COLLECTOR

2. EMITTER