查询MC33897供应商

专业PCB打样工厂,24小时加急出货

### Freescale Semiconductor Technical Data

# Single Wire CAN Transceiver

The 33897 Series provides a physical layer for digital communications purposes using a Carrier Sense Multiple Access/ Collision Resolution (CSMA/CR) data link operating over a single wire medium. This is more commonly referred to as Single Wire Controller Area Network (CAN).

The 33897 Series operates directly from a vehicle's 12 V battery system or a broad range of DC-power sources. It can operate at either low or high (33.33 kbps or 83.33 kbps) data rates. A high-voltage wake-up feature allows the device to control the regulator used in support of the MCU and other logic. The device includes a control terminal that can be used to put the module regulator into Sleep mode. The presence of a defined wake-up voltage level on the bus will reactivate the control line to turn the regulator and the system back on.

The device complies with the GMW3089v2.4 General Motors Corporation specification.

#### Features

- Waveshaping for Low Electromagnetic Interference (EMI)
- Detects and Automatically Handles Loss of Ground
- Worst-Case Sleep Mode Current of Only 60 μA
- Current Limit Prevents Damage Due to Bus Shorts
- Built-In Thermal Shutdown on Bus Output
- Protected Against Vehicular Electrical Transients
- Undervoltage Lockout Prevents False Data with Low Battery
- Pb-Free Packaging Designated by Suffix Code EF



Document order number: MC33897

Rev 12.0, 1/2006

| ORDERING INFORMATION             |                                        |          |  |  |  |
|----------------------------------|----------------------------------------|----------|--|--|--|
| Device                           | Temperature<br>Range (T <sub>A</sub> ) | Package  |  |  |  |
| MC33897D/R2                      |                                        |          |  |  |  |
| MC33897EF/R2                     | 工市场                                    | 100      |  |  |  |
| MC33897AD/R2                     |                                        | 14 SOICN |  |  |  |
| MC33897AEF/R2                    | DIRE                                   | 11 COLON |  |  |  |
| *MC33897CEF/R2<br>PC33897CLEF/R2 | 40°C to 125°C                          |          |  |  |  |
| MC33897BEF/R2                    | 1                                      |          |  |  |  |
| *MC33897DEF/R2<br>PC33897DLEF/R2 |                                        | 8 SOICN  |  |  |  |

\*Recommended device for all new designs



Figure 1. 33897/A/C Simplified Application Diagram

This document contains certain information on a new product. Specifications and information herein are subject to change without notice.



Figure 2. 33897B/D Simplified Application Diagram

## **DEVICE VARIATIONS**

### Table 1. Device Variations

| Part No. | Load Voltage Sleep<br>Mode | Other Significant Differences                                       | See Page                        |
|----------|----------------------------|---------------------------------------------------------------------|---------------------------------|
| 33897    | 1.0 V Max                  | 14-Terminal Package                                                 | Z                               |
| 33897A   | 0.1 V Max                  | 14-Terminal Package                                                 | <u>7</u>                        |
|          |                            | Removes diode drop during Sleep Mode                                |                                 |
|          |                            | May not detect Loss of Ground under certain module characteristics. |                                 |
| 33897B   | 0.1 V Max                  | 8-Terminal Package                                                  | <u>2, 3, 4, 6, 7 10, 12, 14</u> |
|          |                            | Removes diode drop during Sleep Mode                                |                                 |
|          |                            | Does not include the CNTL terminal                                  |                                 |
|          |                            | May not detect Loss of Ground under certain module characteristics. |                                 |
| *33897C  | 0.1 V Max                  | 14-Terminal Package                                                 | <u>7</u>                        |
|          |                            | Removes diode drop during Sleep Mode                                |                                 |
|          |                            | Effectively detects Loss of Ground                                  |                                 |
| *33897D  | 0.1 V Max                  | 8-Terminal Package                                                  | <u>2, 3, 4, 6, 7 10, 12, 14</u> |
|          |                            | Removes diode drop during Sleep Mode                                |                                 |
|          |                            | Effectively detects Loss of Ground                                  |                                 |
|          |                            | Does not include the CNTL terminal                                  |                                 |

\*Recommended device for all new designs

INTERNAL BLOCK DIAGRAM



## INTERNAL BLOCK DIAGRAM

\*CNTL terminal is present on 33897/A/C only.



### **TERMINAL CONNECTIONS**



#### Figure 4. 33897/A/B/C/D Terminal Connections

#### Table 2. Terminal Definitions

A functional description of each terminal can be found in the Functional Terminal Description section, begining on page 12.

| 33897/A/C<br>Terminal | 33897B/D<br>Terminal | Terminal<br>Name | Formal Name   | Definition                                                                                                                                        |
|-----------------------|----------------------|------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 7, 8, 14           | 8                    | GND              | Ground        | Electrical Common Ground and Heat removal. A good thermal path will also reduce the die temperature.                                              |
| 2                     | 1                    | TXD              | Transmit Data | Data input here will appear on the BUS terminal. A logic [0] will assert the bus, a logic [1] will make the bus go to the recessive state.        |
| 3, 4                  | 2, 3                 | MODE0,<br>MODE1  | Mode Control  | These terminals control Sleep Mode, Transmit Level, and Speed. They have weak pulldowns.                                                          |
| 5                     | 4                    | RXD              | Receive Data  | Open drain output of the data on BUS. A recessive bus = a logic [1], a dominant bus = logic [0]. An external pullup is required.                  |
| 6, 13                 | _                    | NC               | No Connect    | No internal connection to these terminals. Terminal 13 can be connected to GND to allow the use of the 14-terminal or 8-terminal device. $^{(1)}$ |
| 9                     | _                    | CNTL             | Control       | Provides a battery-level logic signal.                                                                                                            |
| 10                    | 5                    | VBATT            | Battery       | Power input. An external diode is needed for reverse battery protection.                                                                          |
| 11                    | 6                    | LOAD             | Load          | The external bus load resistor connects here to prevent bus pullup in the event of loss of module ground.                                         |
| 12                    | 7                    | BUS              | Bus           | This terminal connects to the bus through external components.                                                                                    |

Notes

1. Module boards can be planned for the 14-terminal package and still use the 8-terminal package.

### **MAXIMUM RATINGS**

#### Table 3. Maximum Ratings

All voltages are with respect to ground unless otherwise noted.

| Rating                                       | Symbol            | Value       | Unit |
|----------------------------------------------|-------------------|-------------|------|
| Electrical Ratings                           |                   |             |      |
| Supply Voltage                               | V <sub>BATT</sub> | -0.3 to 40  | V    |
| Input Logic Voltage                          | V <sub>IN</sub>   | -0.3 to 7.0 | V    |
| RXD Terminal Voltage                         | V <sub>RXD</sub>  | -0.3 to 7.0 | V    |
| CNTL Terminal Voltage (33897/A/C only)       | V <sub>CNTL</sub> | -0.3 to 40  | V    |
| ESD Voltage <sup>(2)</sup>                   |                   |             | V    |
| Human Body Model                             | V <sub>ESD</sub>  |             |      |
| All Terminals Except BUS                     |                   | ±2000       |      |
| BUS Terminal                                 |                   | ±4000       |      |
| Machine Model                                |                   | ±200        |      |
| Thermal Ratings                              |                   |             |      |
| Ambient Operating Temperature <sup>(3)</sup> | T <sub>A</sub>    | -40 to 125  | °C   |
| Junction Operating Temperature               | TJ                | -40 to 150  | °C   |
| Storage Temperature                          | T <sub>STG</sub>  | -55 to 150  | °C   |

| Junction-to-Ambient Thermal Resistance                                                                   | R <sub>θJA</sub>    | 150        | °C/W |
|----------------------------------------------------------------------------------------------------------|---------------------|------------|------|
| Peak Package Reflow Temperature During Solder Mounting <sup>(4)</sup><br>D Suffix<br>EF (Pb-Free) Suffix | T <sub>SOLDER</sub> | 245<br>260 | ℃    |

Notes

2. ESD testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ )

3. When using the 8-terminal device, consider the power dissipation at a high operating voltage and maximum network loading at ambient temperatures exceeding 85°C.

4. Terminal soldering temperature limit is for 10 second maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device

## STATIC ELECTRICAL CHARACTERISTICS

#### **Table 4. Static Electrical Characteristics**

Unless otherwise noted, characteristics noted under the following conditions:  $-40^{\circ}C \le T_A \le 125^{\circ}C$ . Voltages are relative to GND unless otherwise noted. All positive currents are into the terminal. All negative currents are out of the terminal.

| Characteristic                                                    | Symbol              | Min | Тур | Мах  | Unit |
|-------------------------------------------------------------------|---------------------|-----|-----|------|------|
| GENERAL                                                           | 1                   |     |     |      |      |
| Quiescent Current                                                 |                     |     |     |      |      |
| Sleep                                                             | I <sub>QSLP</sub>   |     |     |      |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 13 \text{ V}^{(5)}$ |                     | -   | 45  | 60   | μA   |
| Awake with Transmitter Disabled                                   | I <sub>QATDIS</sub> |     |     | 4.0  |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$     |                     | _   | -   | 4.0  | mA   |
| Awake with Transmitter Enabled                                    | I <sub>QATEN</sub>  | _   | _   | 9.0  | mA   |
| $5.0 \text{ V} \leq \text{V}_{\text{BATT}} \leq 26.5 \text{ V}$   |                     |     |     | 0.0  |      |
| Undervoltage Shutdown                                             | V <sub>BATTUV</sub> | 4.0 | -   | 5.0  | V    |
| Thermal Shutdown <sup>(6)</sup>                                   | T <sub>SD</sub>     |     |     | 190  | °C   |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$     |                     | 150 | -   |      |      |
| Thermal Shutdown Hysteresis <sup>(6)</sup>                        | T <sub>SDHYS</sub>  |     |     | 20   | °C   |
| $5.0 \text{ V} \leq \text{V}_{BATT} \leq 26.5 \text{ V}$          |                     | 10  | -   |      |      |
| LOGIC I/O, MODE0, MODE1, TXD, RXD                                 |                     |     |     |      |      |
| Logic Input Low Level (MODE0, MODE1, and TXD)                     | V <sub>IL</sub>     |     |     |      | V    |
| $5.0 \text{ V} \le \text{V}_{BATT} \le 26.5 \text{ V}$            |                     | -   | -   | 0.8  |      |
| Logic Input High Level (MODE0, MODE1, and TXD)                    | VIH                 |     |     |      | V    |
| $5.0 \text{ V} \leq \text{V}_{BATT} \leq 26.5 \text{ V}$          |                     | 2.0 | -   | -    |      |
| Mode Terminal Pulldown Current (MODE0 and MODE1)                  | I <sub>PD</sub>     |     |     |      | μA   |
| Terminal Voltage = 0.8 V, 5.0 V $\leq$ V_BATT $\leq$ 26.5 V       |                     | 10  | -   | 50   |      |
| Receiver Output Low (RXD)                                         | V <sub>OL</sub>     |     |     |      | V    |
| $I_{IN}$ = 2.0 mA, 5.0 V $\leq$ V_{BATT} $\leq$ 26.5 V            |                     | _   | -   | 0.45 |      |

CNTL (33897/A/C ONLY)

| CNTL Output Low                                                                  | V <sub>OLCNTL</sub> |                         |   |                   | V |
|----------------------------------------------------------------------------------|---------------------|-------------------------|---|-------------------|---|
| $I_{\text{IN}}$ = 5.0 $\mu\text{A},5.0$ V $\leq$ $V_{\text{BATT}}$ $\leq$ 26.5 V |                     | -                       | - | 0.8               |   |
| CNTL Output High                                                                 | V <sub>OHCNTL</sub> |                         |   |                   | V |
| $I_{OUT}$ = 180 $\mu A,5.0$ V $\leq~V_{BATT} \leq 26.5$ V                        |                     | V <sub>BATT</sub> - 0.8 | - | V <sub>BATT</sub> |   |

Notes

5. After t<sub>CNTLFDLY</sub>

6. Thermal shutdown causes the BUS output driver to be disabled. Guaranteed by characterization.

#### STATIC ELECTRICAL CHARACTERISTICS

#### Table 4. Static Electrical Characteristics (continued)

Unless otherwise noted, characteristics noted under the following conditions:  $-40^{\circ}C \le T_A \le 125^{\circ}C$ . Voltages are relative to GND unless otherwise noted. All positive currents are into the terminal. All negative currents are out of the terminal.

| Characteristic                                                                                                        | Symbol               | Min                                            | Тур | Мах                  | Unit |
|-----------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------|-----|----------------------|------|
| LOAD                                                                                                                  |                      |                                                |     |                      |      |
| LOAD Voltage Rise <sup>(7)</sup>                                                                                      | V <sub>LDRISE</sub>  |                                                |     |                      | V    |
| Normal Speed and Voltage Mode, Transmit High-                                                                         |                      |                                                |     |                      |      |
| Voltage Mode, Transmit High-Speed Mode                                                                                |                      | _                                              | _   | 0.1                  |      |
| $I_{IN} = 1.0 \text{ mA}, 5.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$                                              |                      |                                                |     |                      |      |
| Sleep Mode<br>33897, I <sub>IN</sub> = 7.0 mA                                                                         |                      | -                                              | -   | 1.0                  |      |
| 33897A/B/C/D I <sub>IN</sub> = 7.0 mA <sup>(8)</sup>                                                                  |                      | -                                              | -   | 0.1                  |      |
| Loss of Battery                                                                                                       |                      | _                                              | _   | 1.0                  |      |
| $I_{\rm IN} = 7.0  \rm mA$                                                                                            |                      |                                                |     | 1.0                  |      |
|                                                                                                                       | 1                    |                                                |     |                      |      |
| LOAD Leakage During Loss of Module Ground <sup>(9)</sup>                                                              | I <sub>LDLEAK</sub>  | 0.0                                            | _   | -90                  | μA   |
| $0.0 V \le V_{BATT} \le 18 V$ 33897/A/B                                                                               |                      | -10                                            | _   | 10                   |      |
| $0.0 V \le V_{BATT} \le 18 V$ 33897C/D                                                                                |                      | -10                                            |     |                      |      |
| BUS                                                                                                                   |                      |                                                |     |                      | _    |
| Passive Out BUS Leakage                                                                                               |                      |                                                |     |                      | μA   |
| Passive In                                                                                                            | I <sub>LEAK</sub>    | 5.0                                            |     | 5.0                  |      |
| 0.0 V $\leq$ V_{BATT} $\leq$ 26.5 V, -1.5 V $\leq$ V_{BUS} < 0 V                                                      |                      | -5.0                                           | _   | 5.0                  |      |
|                                                                                                                       | I <sub>LKAI</sub>    | -5.0                                           | _   | 5.0                  |      |
| $0.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}, 0 \text{ V} < \text{V}_{\text{BUS}} \le 12.5 \text{ V}$ |                      |                                                |     |                      |      |
| BUS Leakage During Loss of Module Ground <sup>(10)</sup>                                                              | IBLKLOG              |                                                |     |                      |      |
| $0.0 V \le V_{BATT} \le 18 V$ 33897/A/B                                                                               | DEREOO               | -10                                            | -   | 10                   |      |
| $0.0 V \le V_{BATT} \le 18 V$ 33897C/D                                                                                |                      | 0.0                                            | -   | -90                  |      |
| High-Voltage Wake-up Mode Output High Voltage                                                                         |                      |                                                |     |                      | V    |
| 12 V $\leq$ V_BATT $\leq$ 26.5 V, 200 $\Omega$ $\leq$ R_L $\leq$ 3332 $\Omega$                                        |                      |                                                |     |                      |      |
| 33897                                                                                                                 | V <sub>HVWUOHF</sub> | 9.7                                            | -   | 12.5                 |      |
| 33897A/B/C/<br>D                                                                                                      | V <sub>HVWUOHO</sub> | 9.9<br>Lesser of V <sub>BAT</sub> - 1.5 or 9.7 | -   | 12.5                 |      |
| 5.0 V $\leq$ V_{BATT} $<$ 12 V, 200 $\Omega$ $\leq$ R_L $\leq$ 3332 $\Omega$                                          |                      | Lesser of V <sub>BAT</sub> - 1.5 of 5.7        |     | V <sub>BATT</sub>    |      |
| High-Speed Mode Output High Voltage                                                                                   | V <sub>OHHS</sub>    |                                                |     |                      | V    |
| 8.0 V $\leq$ V <sub>BATT</sub> $\leq$ 16 V, 75 $\Omega \leq$ R <sub>L</sub> $\leq$ 135 $\Omega$                       | orino                | 4.2                                            | _   | 5.1                  |      |
| Normal Mode Output High Voltage                                                                                       |                      |                                                |     |                      | V    |
| 6.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V, 200 $\Omega \leq$ R <sub>L</sub> $\leq$ 3332 $\Omega$                   | V <sub>NOHF</sub>    | 4.4                                            | _   | 5.1                  |      |
| 5.0 V $\leq$ V <sub>BATT</sub> $<$ 6.0 V, 200 $\Omega \leq$ R <sub>L</sub> $\leq$ 3332 $\Omega$                       | V <sub>NOHO</sub>    | Lesser of V <sub>BATT</sub> - 1.6 or           | -   | Lesser of $V_{BATT}$ |      |
| =                                                                                                                     |                      | 4.4                                            |     | or 5.1               |      |
| BUS Low Voltage                                                                                                       | V <sub>OL</sub>      |                                                |     |                      | V    |
| 5.0 V $\leq$ V_BATT $\leq$ 26.5 V, 200 $\Omega$ $\leq$ R_L $\leq$ 3332 $\Omega$                                       |                      | -0.2                                           | -   | 0.2                  |      |
| Short Circuit BUS Output Current                                                                                      | I <sub>BSC</sub>     |                                                |     |                      | mA   |
| Dominant State, 5.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V                                                          |                      | -350                                           | _   | -150                 |      |

Notes

<sup>7.</sup> GMW3089V2.4 specifies the maximum load voltage rise to be 0.1 V whenever module battery is intact, including when in Sleep mode. The maximum load voltage rise of 1.0 V in Sleep mode is a GM-approved exception to GMW3089V2.4.

<sup>8. 33897</sup>A/B/C/D remove diode drop during Sleep mode.

<sup>9.</sup> LOAD terminal is at system ground voltage.

<sup>10.</sup> BUS terminal is at system ground voltage

#### STATIC ELECTRICAL CHARACTERISTICS

#### Table 4. Static Electrical Characteristics (continued)

Unless otherwise noted, characteristics noted under the following conditions:  $-40^{\circ}C \le T_A \le 125^{\circ}C$ . Voltages are relative to GND unless otherwise noted. All positive currents are into the terminal. All negative currents are out of the terminal.

| Characteristic                                                                                       | Symbol                                | Min                                           | Тур | Max                                            | Unit |
|------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------|-----|------------------------------------------------|------|
| BUS (continued)                                                                                      |                                       |                                               |     |                                                |      |
| Input Threshold                                                                                      |                                       |                                               |     |                                                | V    |
| Awake 5.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V Sleep 12 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V | V <sub>BIA</sub><br>V <sub>BISF</sub> | 2.0<br>6.6                                    | -   | 2.2<br>7.9                                     |      |
| Sleep 5.0 V $\leq$ V <sub>BATT</sub> $<$ 12 V                                                        | V <sub>BISO</sub>                     | Lesser of 6.6 V or<br>V <sub>BATT</sub> - 4.3 | _   | Lesser of 7.9 V or<br>V <sub>BATT</sub> - 3.25 |      |

## DYNAMIC ELECTRICAL CHARACTERISTICS

#### **Table 5. Dynamic Electrical Characteristics**

Unless otherwise noted, characteristics noted under the following conditions:  $-40^{\circ}C \le T_A \le 125^{\circ}C$ . Voltages are relative to GND unless otherwise noted. All positive currents are into the terminal. All negative currents are out of the terminal.

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Symbol                 | Min  | Тур | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----|-----|------|
| BUS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                        |      | 1   | 1   |      |
| Normal Speed Rising Output Delay<br>$200 \ \Omega \le R_L \le 3332 \ \Omega$ , 1.0 µs $\le$ Load Time Constants $\le 4.0 \ \mu$ s<br>Measured from TXD = V <sub>IL</sub> to V <sub>BUS</sub> as follows:                                                                                                                                                                                                                                                                                                                                                                                                     | t <sub>DLYNORMRO</sub> | 2.0  | -   | 6.3 | μs   |
| Max Time to $V_{BUSMOD} = 3.7 \text{ V}$ , $6.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$ <sup>(11)</sup><br>Min Time to $V_{BUSMOD} = 1.0 \text{ V}$ , $6.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$ <sup>(11)</sup><br>Max Time to $V_{BUSMOD} = 2.7 \text{ V}$ , $V_{BATT} = 5.0 \text{ V}$ <sup>(11)</sup><br>Min Time to $V_{BUSMOD} = 1.0 \text{ V}$ , $V_{BATT} = 5.0 \text{ V}$ <sup>(11)</sup>                                                                                                                                                                                                   |                        |      |     |     |      |
| Normal Speed Falling Output Delay<br>$200 \ \Omega \le R_L \le 3332 \ \Omega$ , 1.0 $\mu$ s $\le$ Load Time Constants $\le 4.0 \ \mu$ s<br>Measured from TXD = V <sub>IH</sub> to V <sub>BUS</sub> as follows:<br>Max Time to V <sub>BUSMOD</sub> = 1.0 V, 6.0 V $\le$ V <sub>BATT</sub> $\le 26.5 \ V$ <sup>(11)</sup><br>Min Time to V <sub>BUSMOD</sub> = 3.7 V, 6.0 V $\le$ V <sub>BATT</sub> $\le 26.5 \ V$ <sup>(11)</sup><br>Max Time to V <sub>BUSMOD</sub> = 1.0 V, V <sub>BATT</sub> = 5.0 V <sup>(11)</sup><br>Min Time to V <sub>BUSMOD</sub> = 2.7 V, V <sub>BATT</sub> = 5.0 V <sup>(11)</sup> | <sup>t</sup> dlynormfo | 1.8  | -   | 8.5 | μs   |
| $ \begin{array}{l} \mbox{High-Speed Rising Output Delay} \\ \mbox{75} \ \Omega \leq R_L \leq 135 \ \Omega, \ 0.0 \ \mu s \leq \ Load \ Time \ Constants \leq 1.5 \ \mu s, \\ \mbox{8.0 V} \leq V_{BATT} \leq 16 \ V \\ \mbox{Measured from TXD} = V_{IL} \ to \ V_{BUS} \ as \ follows: \\ \mbox{Max Time to } V_{BUS} = 3.7 \ V \ ^{(12)} \\ \mbox{Min Time to } V_{BUS} = 1.0 \ V \ ^{(12)} \end{array} $                                                                                                                                                                                                  | t <sub>DLYHSRO</sub>   | 0.1  | _   | 1.7 | μs   |
| $ \begin{array}{l} \mbox{High-Speed Falling Output Delay} \\ \mbox{75} \ \Omega \leq R_L \leq 135 \ \Omega, \ 0.0 \ \mu s \leq \mbox{Load Time Constants} \leq 1.5 \ \mu s, \\ \mbox{8.0 V} \leq V_{BATT} \leq 16 \ V \\ \mbox{Measured from TXD} = V_{IH} \ to \ V_{BUS} \ as \ follows: \\ \mbox{Max Time to } V_{BUS} = 1.0 \ V \ ^{(12)} \\ \mbox{Min Time to } V_{BUS} = 3.7 \ V \ ^{(12)} \end{array} $                                                                                                                                                                                                | tDLYHSFO               | 0.04 | _   | 3.0 | μs   |

Notes

11. V<sub>BUSMOD</sub> is the voltage at the BUSMOD node in Figure 7, page 14.

12. V<sub>BUS</sub> is the voltage at the BUS terminal in Figure 8, page 14.

### Table 5. Dynamic Electrical Characteristics (continued)

Unless otherwise noted, characteristics noted under the following conditions:  $-40^{\circ}C \le T_A \le 125^{\circ}C$ . Voltages are relative to GND unless otherwise noted. All positive currents are into the terminal. All negative currents are out of the terminal.

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Symbol               | Min               | Тур         | Max              | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|-------------|------------------|------|
| BUS (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      |                   |             |                  |      |
| $ \begin{array}{l} \mbox{High-Voltage Rising Output Delay} \\ 200 \ \Omega \leq R_L \leq 3332 \ \Omega, \ 1.0 \ \mu s \leq \ Load \ Time \ Constants \leq 4.0 \ \mu s \\ \mbox{Measured from TXD=V_{IL} to } V_{BUS} \ as follows: \\ \mbox{Max Time to } V_{BUSMOD} = 3.7 \ V, \ 6.0 \ V \leq V_{BATT} \leq 26.5 \ V \ ^{(13)} \\ \mbox{Min Time to } V_{BUSMOD} = 1.0 \ V, \ 6.0 \ V \leq V_{BATT} \leq 26.5 \ V \ ^{(13)} \\ \mbox{Max Time to } V_{BUSMOD} = 9.4 \ V, \ 12.0 \ V \leq V_{BATT} \leq 26.5 \ V \ ^{(13)} \\ \end{array} $ | t <sub>DLYHVRO</sub> | 2.0<br>2.0<br>2.0 | -<br>-<br>- | 6.3<br>6.3<br>18 | μs   |
| $ \begin{array}{l} \mbox{High-Voltage Falling Output Delay} \\ 200 \ \Omega \leq R_L \leq 3332 \ \Omega, \ 1.0 \ \mu s \leq \mbox{Load Time Constants} \leq 4.0 \ \mu s, \\ 12.0 \ V \leq V_{BATT} \leq 26.5 \ V \\ \mbox{Measured from TXD=V}_{IH} \ to \ V_{BUS} \ as \ follows: \\ \mbox{Max Time to } V_{BUSMOD} = 1.0 \ V \ ^{(13)} \\ \mbox{Min Time to } V_{BUSMOD} = 3.7 \ V \ ^{(13)} \end{array} $                                                                                                                                | t <sub>DLYHVFO</sub> | 1.8<br>1.8        |             | 14<br>14         | μs   |

#### Receiver RXD

| Receive Delay Time (5.0 V $\leq$ V_{BATT} $\leq$ 26.5 V) Awake                            | t <sub>RDLY</sub>   | 0.2 | _ | 1.0 | μs |
|-------------------------------------------------------------------------------------------|---------------------|-----|---|-----|----|
| Receive Delay Time (BUS Rising to RXD Falling, 5.0 V $\leq$ V_{BATT} $\leq$ 26.5 V) Sleep | t <sub>RDLYSL</sub> | 10  | _ | 70  | μs |

### CNTL

| CNTL Falling Delay Time (5.0 V $\leq$ V_{BATT} $\leq$ 26.5 V) (33897/A/C only) | t <sub>CNTLFDLY</sub> | 300 | - | 1000 | ms | ] |
|--------------------------------------------------------------------------------|-----------------------|-----|---|------|----|---|
|--------------------------------------------------------------------------------|-----------------------|-----|---|------|----|---|

Notes

13.  $V_{BUSMOD}$  is the voltage at the BUSMOD node in Figure 7, page <u>14</u>.



### **TIMING DIAGRAMS**

\*  $V_{\text{BUSMOD}}$  is the voltage at the BUSMOD node in Figure 7.





 $^{\ast}$  V\_{BUS} is the voltage at the BUS terminal in Figure 8.

Figure 6. TXD, Bus and RXD Waveforms in High Speed Mode

FUNCTIONAL DESCRIPTION

### FUNCTIONAL DESCRIPTION

#### **INTRODUCTION**

The 33897 Series is intended for use as a physical layer device in a Single Wire CAN communications bus. Communications takes place from a single terminal over a single wire using a common ground for a current return path. Two data rates are available, with the high rate used for factory or assembly line communications and the lower for actual system communications where the radiated EMI of the higher rate could be an issue.

Two terminals control the mode of operation (sleep, low-speed, high-speed, and high-voltage wake-up).

#### FUNCTIONAL TERMINAL DESCRIPTION

The 33897 Series is intended to be used with an MCU to control its operation and to process and generate the data for the bus.

#### Ground Terminals (33897/A/C)

The four ground terminals are not only for electrical conduction, their number and locations at each of the four corners serve also to remove heat from the IC. The biggest benefit of this is obtained by putting a lot of copper on the PCB in this area and, if ground is an internal layer, by adding numerous plated-through connections to it with the largest diameter holes the layout can use.

#### **TXD** Data

The data driven onto the SWCAN bus is inverted from the TXD terminal. A "1" driven on TXD will result in an undriven (recessive) state (bus at near zero volts). When the TXD terminal is low, the output goes to a driven state. The voltage and waveshaping in the driven state is determined by the levels on the MODE0 and MODE1 terminals (refer to Table 6).

| Logic Level |       | - Operation               |  |
|-------------|-------|---------------------------|--|
| MODE0       | MODE1 | Operation                 |  |
| 0           | 0     | Sleep Mode                |  |
| 0           | 1     | High Voltage Wake-Up Mode |  |
| 1           | 0     | High Speed Mode           |  |
| 1           | 1     | Normal Mode               |  |

#### Table 6. Mode Control Logic Levels

### **Mode Control**

The MODE terminals control the transmitter filtering and BUS voltage and the IC sleep mode operation. <u>Table 6</u> shows the mode versus the logic levels on MODE0 and MODE1.

The MODE0 and MODE1 terminals have a weak pulldown in the IC so that in case the terminals are not driven, the device will enter the sleep mode. This is usually the situation as the MCU comes out of reset, before the driving signals have been configured as outputs.

33897/A/B/C/D

#### **RXD** Data

The data received on the bus is translated to logic levels on this terminal. This terminal is a logic high when the bus is in the recessive state (near zero volts) and is logic low when the bus is in either the normal or high-voltage dominant state.

This is an open-drain type of output that requires an external resistor to pull it up. When the device is in sleep mode, the output will be off unless a high-voltage wake-up level is detected on the bus. If the wake-up level is detected, the output will be driven by the data on the bus. If the level of the data returns to normal level, the output will return to off after a short delay unless a non-sleep mode condition is set by the MCU.

#### LOAD Switch

This switch is on in all operating modes unless a loss of ground is detected. If this happens, the switch is opened and the resistor normally attached to its terminal will no longer pass current to or from the bus.

#### CNTL Output (33897/A/C Only)

This logic level signal is used to control a V<sub>CC</sub> regulator. When the output is low, the V<sub>CC</sub> regulator is expected to shutdown. This is normally used to shut down the MCU and all the devices powered by V<sub>CC</sub> when the IC is in sleep mode. This is done to save power. When the part is taken out of the sleep mode by the higher-than-normal bus voltage, this terminal is asserted high and the V<sub>CC</sub> regulator brings its output up to the regulated level. This starts the MCU, which controls the mode of the IC. The MCU must change the mode signals to non-sleep mode levels in order to keep this terminal from going low. There is a delay to allow the MCU to fully wake up and take control after the high-voltage signaling is removed before the level on this output returns low. After a delay time, even if the bus is at high voltage, the IC will return to sleep mode if both MODE terminals are low.

#### **VBATT** Input

This power input is not reverse battery protected and should use an external diode to protect it from damage owing to reverse battery if this protection is desired. The voltage drop of the diode must be taken into consideration when the operating range of the system is being determined. This diode is generally used to protect the entire module from reverse battery and should be selected accordingly.

#### **BUS I/O**

This input/output may require electrostatic discharge (ESD) and/or EMI external circuitry. A set of components is

### FUNCTIONAL BLOCK DIAGRAM COMPONENTS

#### **Timer OSC**

This circuit generates a 500 kHz signal to be used for internal logic. It is the reference for some of the required delays.

### Timers

This circuit contains the timing logic used to hold the CNTL active for the required time after the conditions for sleep mode have been met. It is also used to keep the TXD driver active for a period of time after it has generated a passive level on the bus.

### **Mode Control**

This circuit contains the control logic for the various operating modes and conditions required for the IC.

#### **BUS RCVR**

This circuit translates the levels on the BUS terminal to a CMOS level indicating the presence of a logic [0] or a logic [1]. It also determines the presence of a high-voltage wake-up (HVWU) signal that is passed to Mode Control and Timers circuits. An analog filter is used to "de-glitch" the high-voltage wake-up signal and prevent false exits from the sleep mode.

shown in the simplified application diagrams on page 15 of this datasheet. The value of the capacitor should be adjusted downward in direct proportion to the added capacitance of the ESD or EMI circuits. The series resistance of the inductor should be kept below  $3.5 \Omega$  to prevent its voltage drop from significantly degrading system noise margins.

#### **TXD BUS DRVR**

This circuit drives the BUS. It can drive it with the higher voltage wake-up signals when enabled by the Mode Control circuit. It can also provide waveshaping for reduced EMI or not provide it for the higher data rate mode. The actual data is received on TXD at CMOS logic levels, then translated by this circuit to the necessary operating voltages.

#### **Undervoltage Detect**

This circuit monitors internal operating voltage to assure proper operation of the part. If a low-voltage condition is detected, it sends a signal to disable the BUS RCVR and TXD BUS DRVR circuits. This prevents incorrect data from being put on the bus or sent to the MCU.

### Load Switch

The LOAD switch provides a path for an external resistor connected to the BUS to be connected to ground. When a loss of ground is detected, this switch is opened to prevent the current that would normally be flowing to the ground from the module from going back through the load resistor and raising the bus level. The circuit is opened when the voltage between GND and VBATT becomes too low as would be the case if module ground were lost.

### **BUS LOADING PARAMETERS**



Note: The letter "n" represents the number of nodes in the system.

Figure 7. Transmitter Delays in Normal and Transmit High-Voltage Wake-Up Modes



Note: The letter "n" represents the number of nodes in the system.

Figure 8. Transmitter Delays in Transmit High-Speed Mode

### **TYPICAL APPLICATIONS**

The 33897/A/C can be used in applications where the module includes a regulator that has the capability of going into Sleep mode by having an Enable terminal. See <u>Figure 9</u>. When the module's regulator is in sleep mode, the module is turned off. The module waits for a defined wake-up voltage

level on the bus. This wake-up voltage will activate the control line, which enables the regulator and turns the module back on. This 33897/A/C feature allows the module to be more energy efficient since the current consumption is significantly lowered when it goes into sleep mode.



Figure 9. 33897/A/C Typical Application Schematic

The 33897B/D do not have a control terminal to enable the module's regulator. See <u>Figure 10</u>. The 33897B/D can be used in applications where board space is limited and there

is no need for the module to have control over its regulator via the transceiver.



Figure 10. 33897B/D Typical Application Schematic

### PACKAGING

### **PACKAGE DIMENSIONS**

**Important**: For the most current Package revision, visit <u>www.freescale.com</u> and perform a Keyword Search on the "98A" drawing number below.







| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | LOUTLINE     | PRINT VERSION NO | OT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| CASE-OUTLINE                                            |           |              | ): 98ASB42565B   | REV: H      |
|                                                         |           | CASE NUMBER  | R: 751A-03       | 19 JUL 2005 |
|                                                         |           | STANDARD: JE | ECDEC MS-012AB   |             |

#### PACKAGING PACKAGE DIMENSIONS (CONTINUED)

### PACKAGE DIMENSIONS (CONTINUED)

EF (Pb-FREE) SUFFIX 8-TERMINAL SOIC NARROW BODY PLASTIC PACKAGE 98ASB42564B ISSUE U





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                     | PRINT VERSION NOT TO SCALE |             |  |
|---------------------------------------------------------|--------------------|---------------------|----------------------------|-------------|--|
| TITLE:                                                  |                    | DOCUMENT NO         | : 98ASB42564B              | REV: U      |  |
| 8LD SOIC NARROW BODY                                    |                    | CASE NUMBER: 751-07 |                            | 07 APR 2005 |  |
|                                                         |                    | STANDARD: JE        | DEC MS-012AA               |             |  |

REVISION HISTORY

## **REVISION HISTORY**

| Revision | Date    | Description of Changes                                                                                                                                                                                                                                 |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9.0      | 5/2005  | <ul> <li>Converted to Freescale format</li> <li>Added A &amp; B Versions</li> <li>Updated Device Variation Table, and Note "* Recommended device for all new designs"</li> <li>Added EF (Pb-Free) Devices, and higher soldering temperature</li> </ul> |
| 10.0     | 8/2005  | <ul> <li>Implemented Revision History page</li> <li>Updated Simplified Application Diagrams</li> <li>Updated Typical Application Schematic</li> </ul>                                                                                                  |
| 11.0     | 12/2005 | Added 33897C and D versions and Timing Diagrams                                                                                                                                                                                                        |
| 12.0     | 1/2006  | <ul> <li>Updated Table 4, Static Electrical Characteristics - LOAD and BUS parameters</li> <li>Updated Ordering Information.</li> </ul>                                                                                                                |

#### How to Reach Us:

#### Home Page: www.freescale.com

E-mail: support@freescale.com

### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http:// www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale <sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2005. All rights reserved.

